XC5VLX50T-2FF1136I Xilinx Inc, XC5VLX50T-2FF1136I Datasheet - Page 358

IC FPGA VIRTEX-5 50K 1136FBGA

XC5VLX50T-2FF1136I

Manufacturer Part Number
XC5VLX50T-2FF1136I
Description
IC FPGA VIRTEX-5 50K 1136FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXTr

Specifications of XC5VLX50T-2FF1136I

Number Of Logic Elements/cells
46080
Number Of Labs/clbs
3600
Total Ram Bits
2211840
Number Of I /o
480
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1136-BBGA, FCBGA
For Use With
122-1586 - BOARD EVAL FOR VIRTEX-5 ML555HW-V5-ML561-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML550-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-V5-ML521-UNI-G - EVALUATION PLATFORM VIRTEX-5HW-AFX-FF1136-500-G - BOARD DEV VIRTEX 5 FF1136HW-V5GBE-DK-UNI-G - KIT DEV V5 LXT GIGABIT ETHERNET122-1508 - EVALUATION PLATFORM VIRTEX-5
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX50T-2FF1136I
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
XC5VLX50T-2FF1136I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX50T-2FF1136I
Manufacturer:
XILINX
0
Part Number:
XC5VLX50T-2FF1136I
Quantity:
156
Chapter 8: Advanced SelectIO Logic Resources
Table 8-2: ISERDES_NODELAY Attributes
358
BITSLIP_ENABLE
DATA_RATE
DATA_WIDTH
INTERFACE_TYPE
NUM_CE
SERDES_MODE
Attribute Name
ISERDES_NODELAY Attributes
BITSLIP_ENABLE Attribute
DATA_RATE Attribute
Allows the user to use the Bitslip submodule
or bypass it. See
Enables incoming data stream to be
processed as SDR or DDR data. See
DATA_RATE
Defines the width of the serial-to-parallel
converter. The legal value depends on the
DATA_RATE attribute (SDR or DDR). See
DATA_WIDTH
Chooses the ISERDES_NODELAY use
model. See
Defines the number of clock enables. See
NUM_CE
Defines whether the ISERDES_NODELAY
module is a master or slave when using
width expansion. See
Attribute.
frequency domain. Therefore, RST should be driven High for a minimum of one CLKDIV
cycle.
When building an interface consisting of multiple ISERDES_NODELAY ports, all
ISERDES_NODELAY ports in the interface must be synchronized. The internal retiming of
the RST input is designed so that all ISERDES_NODELAY blocks that receive the same
reset pulse come out of reset synchronized with one another. The reset timing of multiple
ISERDES_NODELAY ports is shown in
Table 8-2
description of each attribute follows the table. For more information on applying these
attributes in UCF, VHDL, or Verilog code, refer to the Xilinx ISE Software Manual.
The BITSLIP_ENABLE attribute enables the Bitslip submodule. The possible values are
TRUE and FALSE (default). BITSLIP_ENABLE must be set to TRUE when
INTERFACE_TYPE is NETWORKING and FALSE when INTERFACE_TYPE is MEMORY.
When set to TRUE, the Bitslip submodule responds to the BITSLIP signal. When set to
FALSE, the Bitslip submodule is bypassed. See
The DATA_RATE attribute defines whether the incoming data stream is processed as
single data rate (SDR) or double data rate (DDR). The allowed values for this attribute are
SDR and DDR. The default value is DDR.
Attribute.
summarizes all the applicable ISERDES_NODELAY attributes. A detailed
INTERFACE_TYPE
Attribute.
BITSLIP_ENABLE
Attribute.
Description
SERDES_MODE
www.xilinx.com
Attribute.
Attribute.
Figure 8-9, page
Boolean: “TRUE” or “FALSE”
String: “SDR” or “DDR”
Integer: 2, 3, 4, 5, 6, 7, 8, or 10.
If DATA_RATE = DDR, value is
limited to 4, 6, 8, or 10.
If DATA_RATE = SDR, value is
limited to 2, 3, 4, 5, 6, 7, or 8.
String: “MEMORY” or
“NETWORKING”
Integer: 1 or 2
String: “MASTER” or “SLAVE”
BITSLIP
Submodule.
365.
Value
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
FALSE
DDR
4
MEMORY
2
MASTER
Default
Value

Related parts for XC5VLX50T-2FF1136I