CY7C64714-100AXC Cypress Semiconductor Corp, CY7C64714-100AXC Datasheet - Page 33

no-image

CY7C64714-100AXC

Manufacturer Part Number
CY7C64714-100AXC
Description
IC MCU USB EZ FX1 16KB 100LQFP
Manufacturer
Cypress Semiconductor Corp
Series
EZ-USB FX1™r
Datasheet

Specifications of CY7C64714-100AXC

Applications
USB Microcontroller
Core Processor
8051
Program Memory Type
ROMless
Controller Series
CY7C647xx
Ram Size
16K x 8
Interface
I²C, USB, USART
Number Of I /o
40
Voltage - Supply
3.15 V ~ 3.45 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C64714-100AXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
10.5
The RD# and WR# are present in the 100-pin version and the
128-pin package. In these 100-pin and 128-pin versions, an
8051 control bit can be set to pulse the RD# and WR# pins
when the 8051 reads from/writes to PORTC. This feature is
enabled by setting PORTCSTB bit in CPUCS register.
The RD# and WR# strobes are asserted for two CLKOUT
cycles when PORTC is accessed.
The WR# strobe will be asserted two clock cycles after
PORTC is updated and will be active for two clock cycles after
that as shown in Figure 10-4.
As for read, the value of PORTC three clock cycles before the
assertion of RD# is the value that the 8051 reads in. The RD#
is pulsed for 2 clock cycles after 3 clock cycles from the point
when the 8051 has performed a read function on PORTC.
Document #: 38-08039 Rev. *C
PORTC IS UPDATED
CLKOUT
WR#
CLKOUT
8051 READS PORTC
RD#
PORTC Strobe Feature Timings
Figure 10-4. WR# Strobe Function when PORTC is Accessed by 8051
Figure 10-5. RD# Strobe Function when PORTC is Accessed by 8051
t
t
CLKOUT
CLKOUT
DATA MUST BE HELD FOR 3 CLK CYLCES
t
The way the feature is intended to work is that the RD# signal
will prompt the external logic to prepare the next data byte.
Nothing gets sampled internally on assertion of the RD# signal
itself. It is just a “prefetch” type signal to get the next data byte
prepared. So, using it with that in mind should easily meet the
set-up time to the next read.
The purpose of this pulsing of RD# is to let the external
peripheral know that the 8051 is done reading PORTC and the
data was latched into PORTC three CLKOUT cycles prior to
asserting the RD# signal. Once the RD# is pulsed the external
logic may update the data on PORTC.
Following is the timing diagram of the read and write strobing
function on accessing PORTC. Refer to Section 10.3 and
Section 10.4 for details on propagation delay of RD# and WR#
signals.
STBL
t
STBL
DATA CAN BE UPDATED BY EXTERNAL LOGIC
t
STBH
CY7C64713/14
t
STBH
Page 33 of 50

Related parts for CY7C64714-100AXC