EZ80190AZ050SG Zilog, EZ80190AZ050SG Datasheet - Page 56

IC WEBSERVER 8 BIT 50MHZ 100LQFP

EZ80190AZ050SG

Manufacturer Part Number
EZ80190AZ050SG
Description
IC WEBSERVER 8 BIT 50MHZ 100LQFP
Manufacturer
Zilog
Datasheet

Specifications of EZ80190AZ050SG

Processor Type
eZ80
Features
High Speed, Single-Cycle Instruction-Fetch
Speed
50MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
100-LQFP
Processor Series
EZ80190x
Core
eZ80
Data Bus Width
8 bit
Program Memory Type
ROMLess
Data Ram Size
8 KB
Interface Type
I2C, IrDA, SPI, UART
Maximum Clock Frequency
50 MHz
Number Of Programmable I/os
32
Number Of Timers
6
Operating Supply Voltage
3 V to 3.6 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
269-3866
EZ80190AZ050SG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EZ80190AZ050SG
Manufacturer:
ZiLOG
Quantity:
135
Part Number:
EZ80190AZ050SG
Manufacturer:
Zilog
Quantity:
10 000
GPIO Interrupts
PS006614-1208
System
DATA
Clock
Bus
Register (Output)
Level-Triggered Interrupts
GPIO Data
D
Q
Each port pin can be used as an interrupt source. Interrupts can be either level- or edge-
triggered.
When the port is configured for level-triggered interrupts, the corresponding port pin is
tristated. An interrupt request is generated when the level at the pin is the same as the level
stored in the Port x Data register. The port pin value is sampled by the system clock. The
input pin must be held at the selected interrupt level for a minimum of 2 clock periods to
initiate an interrupt. The interrupt request remains active as long as this condition is main-
tained at the external source.
For example, if PA3 is programmed for low-level interrupt and the pin is forced Low for 2
clock cycles, an interrupt request signal is generated from that port pin and sent to the
CPU. The interrupt request signal remains active until the external device driving PA3
Mode 1
Mode 4
Mode 1
Mode 3
System
Clock
Register (Input)
Figure 7. GPIO Port Pin Block Diagram
GPIO Data
Q
D
Q
D
GND
VDD
General-Purpose Input/Output
Product Specification
Port
Pin
eZ80190
46

Related parts for EZ80190AZ050SG