MC68340AG25E Freescale Semiconductor, MC68340AG25E Datasheet - Page 70

no-image

MC68340AG25E

Manufacturer Part Number
MC68340AG25E
Description
IC MPU 32BIT 25MHZ 144-LQFP
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68340AG25E

Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
144-LQFP
Controller Family/series
68K
Core Size
32 Bit
No. Of I/o's
16
Cpu Speed
25MHz
No. Of Timers
2
Embedded Interface Type
UART
Digital Ic Case Style
LQFP
Rohs Compliant
Yes
Processor Series
M683xx
Core
CPU32
Maximum Clock Frequency
25 MHz
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
0 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
 Details

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68340AG25E
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MC68340AG25E
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
proceeding to S4 and S5. To ensure that wait states are inserted, both DSACK1 and
DSACK0 must remain negated throughout the asynchronous input setup and hold times
around the end of S2. If wait states are added, the MC68340 continues to sample
DSACK on the falling edges of the clock until one is recognized. The selected device
uses R/ W , DS , SIZ1/SIZ0, and A0 to latch data from the appropriate section(s) of D15–D8
and D7–D0. SIZ1/SIZ0 and A0 select the data bus sections. If it has not already done so,
the device asserts DSACK when it has successfully stored the data.
State 4—The MC68340 issues no new control signals during S4.
State 5—The MC68340 negates AS and DS during S5. It holds the address and data valid
during S5 to provide address hold time for memory systems. R/ W and FC3–FC0 also
remain valid throughout S5. If more than one write cycle is required, states S0–S5 are
repeated for each write cycle. The external device keeps DSACK asserted until it detects
the negation of AS or DS (whichever it detects first). The device must remove its data and
negate DSACK within approximately one clock period after sensing the negation of AS
or DS .
3.4 CPU SPACE CYCLES
FC3–FC0 select user and supervisor program and data areas. The area selected by FC3–
FC0 = $7 is classified as the CPU space. The breakpoint acknowledge, LPSTOP
broadcast, module base address register access, and interrupt acknowledge cycles
described in the following paragraphs use CPU space. The CPU space type, which is
encoded on A19–A16 during a CPU space operation, indicates the function that the
MC68340 is performing. On the MC68340, four of the encodings are implemented as
shown in Figure 3-10. All unused values are reserved by Motorola for additional CPU
space types.
MOTOROLA
REGISTER ACCESS
STOP BROADCAST
ACKNOWLEDGE
ACKNOWLEDGE
MODULE BASE
BREAKPOINT
LOW-POWER
INTERRUPT
ADDRESS
FUNCTION
3
3
3
0
0
3
0
0
CODE
Figure 3-10. CPU Space Address Encoding
1 1 1
1 1 1
1 1 1
1 1 1
Freescale Semiconductor, Inc.
0
0
0
0
For More Information On This Product,
31
31
31
31
0
0 0 0 0
1 1 1 1
0 0 0 0
0
MC68340 USER’S MANUAL
0
Go to: www.freescale.com
0
0
0 0 0 0
0 0 0 0
1 1 1 1
0
0
0
0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0
0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 0
0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0
1 1 1 1
CPU SPACE CYCLES
ADDRESS BUS
CPU SPACE
TYPE FIELD
19
19
19
19
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1
16
16
16
16
BKPT#
LEVEL
T 0
0
0
0
0
1
3- 21

Related parts for MC68340AG25E