AT83C26-ZTUL Atmel, AT83C26-ZTUL Datasheet - Page 26

IC SMART CARD READER 1/PM 48-QFN

AT83C26-ZTUL

Manufacturer Part Number
AT83C26-ZTUL
Description
IC SMART CARD READER 1/PM 48-QFN
Manufacturer
Atmel
Datasheet

Specifications of AT83C26-ZTUL

Controller Type
Smart Card Reader Interface
Interface
2-Wire
Voltage - Supply
3 V ~ 5.5 V
Current - Supply
65mA
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-VQFN Exposed Pad, 48-HVQFN, 48-SQFN, 48-DHVQFN
For Use With
AT89STK-09 - EVAL BOARD FOR AT83C26
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Warm reset (n=1, 2, 3, 4, 5)
26
AT83C26
the CRSTn signal is not set and the CAPTURE_MSB and CAPTURE_LSB registers contain the
value of the counter at the arrival of the ATR.
If the ATR arrives after the rising edge on CRSTn pin and before the card clock counter over-
flows (65535 clock cycles), the activation sequence completes. The CAPTURE_MSB and
CAPTURE_LSB registers contain the value of the counter at the arrival of the ATR (tc time on
Figure 15).
ISO 7816 constraints: ta = 200 card clock cycles
Timer[1-0] reset value is 400.
The AT83C26 offers a simple and accurate way to control the CRSTn signal during a warm
reset.
After an activation sequence (cold reset), a warm reset is started with a low level on CRST dur-
ing a define delay (between 40000 and 45000 clock cycles for example).
The ARTn bit, the TIMER_MSB and the TIMER_LSB are used to control CRSTn.
The first step is to load the number of CCLK cycles with CRSTn=0 in TIMER registers.
The warm reset is started by setting ART bit (if ART bit is already set, reset ART before).
Figure 15. Software activation with ARTn bit = 1
CRSTn
CCLKn
CVCCn
CIOn
1
400 card clock cycles< = tb
400 card clock cycles< = tc < = 40000 card clock cycles
2
ta
3
CARDRSTn bit set
tb
4
tc
7511D–SCR–02/07

Related parts for AT83C26-ZTUL