PIC18F26K80-I/SO Microchip Technology Inc., PIC18F26K80-I/SO Datasheet - Page 306

no-image

PIC18F26K80-I/SO

Manufacturer Part Number
PIC18F26K80-I/SO
Description
IC, MCU, nanoWatt; 8-bit w/ECAN; Flash, 64KB; 16MIPS; 8-ch, 12-BIT A/D; SOIC-28
Manufacturer
Microchip Technology Inc.
Datasheet

Specifications of PIC18F26K80-I/SO

A/d Inputs
8-Channel, 12-Bit
Comparators
2
Cpu Speed
16 MIPS
Eeprom Memory
256 Bytes
Input Output
24
Interface
I2C/SPI/UART/USART
Memory Type
Flash
Number Of Bits
8
Package Type
28-pin SOIC
Programmable Memory
64K Bytes
Ram Size
3.6K Bytes
Speed
64 MHz
Temperature Range
–40 to 125 °C
Timers
2-8-bit, 3-16-bit
Voltage, Range
1.8-5.5 V
Lead Free Status / Rohs Status
RoHS Compliant part

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PIC18F26K80-I/SO
Manufacturer:
Microchip Technology
Quantity:
135
Part Number:
PIC18F26K80-I/SO
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
PIC18F26K80-I/SO
0
PIC18F66K80 FAMILY
REGISTER 21-6:
REGISTER 21-7:
DS39977C-page 306
bit 7
Legend:
R = Readable bit
-n = Value at POR
bit 7
bit 6
bit 5
bit 4
bit 3
bit 2
bit 1
bit 0
Note 1:
bit 7
Legend:
R = Readable bit
-n = Value at POR
bit 7-0
Note 1:
R/W-0
GCEN
R/W-1
MSK7
2:
If the I
writes to the SSPBUF are disabled).
This register shares the same SFR address as SSPADD and is only addressable in select MSSP
operating modes. See
MSK0 is not used as a mask bit in 7-bit addressing.
GCEN: General Call Enable bit
1 = Enables interrupt when a general call address (0000h) is received in the SSPSR
0 = General call address disabled
ACKSTAT: Acknowledge Status bit
Unused in Slave mode.
ACKDT: Acknowledge Data bit (Master Receive mode only)
1 = Not Acknowledge
0 = Acknowledge
ACKEN: Acknowledge Sequence Enable bit
1 = Initiates Acknowledge sequence on SDA and SCL pins and transmits ACKDT data bit.
0 = Acknowledge sequence Idle
RCEN: Receive Enable bit (Master Receive mode only)
1 = Enables Receive mode for I
0 = Receive Idle
PEN: Stop Condition Enable bit
1 = Initiates Stop condition on SDA and SCL pins. Automatically cleared by hardware.
0 = Stop condition Idle
RSEN: Repeated Start Condition Enable bit
1 = Initiates Repeated Start condition on SDA and SCL pins. Automatically cleared by hardware.
0 = Repeated Start condition Idle
SEN: Stretch Enable bit
1 = Clock stretching is enabled for both slave transmit and slave receive (stretch enabled)
0 = Clock stretching is disabled
MSK<7:0>: Slave Address Mask Select bit
1 = Masking of corresponding bit of SSPADD enabled
0 = Masking of corresponding bit of SSPADD disabled
ACKSTAT
2
R/W-1
C module is active, this bit may not be set (no spooling) and the SSPBUF may not be written (or
R/W-1
MSK6
Automatically cleared by hardware.
SSPCON2: MSSP CONTROL REGISTER 2 (I
SSPMSK: I
W = Writable bit
‘1’ = Bit is set
W = Writable bit
‘1’ = Bit is set
ACKDT
R/W-0
R/W-1
MSK5
Section 21.4.3.4 “7-Bit Address Masking Mode”
2
C™ SLAVE ADDRESS MASK REGISTER (7-BIT MASKING MODE)
(1)
(1)
ACKEN
(1)
2
C™
R/W-0
R/W-1
MSK4
Preliminary
(1)
(1)
U = Unimplemented bit, read as ‘0’
‘0’ = Bit is cleared
U = Unimplemented bit, read as ‘0’
‘0’ = Bit is cleared
(1)
RCEN
R/W-0
R/W-1
MSK3
(1)
(1)
2
(1)
C™ SLAVE MODE)
PEN
R/W-0
R/W-1
MSK2
(1)
for more details.
 2011 Microchip Technology Inc.
x = Bit is unknown
x = Bit is unknown
RSEN
R/W-0
R/W-1
MSK1
(1)
MSK0
SEN
R/W-0
R/W-1
(1)
(2)
bit 0
(1)
bit 0

Related parts for PIC18F26K80-I/SO