STM32W108CBU63TR STMicroelectronics, STM32W108CBU63TR Datasheet - Page 176

no-image

STM32W108CBU63TR

Manufacturer Part Number
STM32W108CBU63TR
Description
16/32-BITS MICROS
Manufacturer
STMicroelectronics
Series
STM32r
Datasheet

Specifications of STM32W108CBU63TR

Applications
RF4CE, Remote Control
Core Processor
ARM® Cortex-M3™
Program Memory Type
FLASH (128 kB)
Controller Series
STM32W
Ram Size
8K x 8
Interface
I²C, SPI, UART/USART
Number Of I /o
24
Voltage - Supply
1.18 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
48-VFQFN Exposed Pad
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STM32W108CBU63TR
Manufacturer:
ST
0
Part Number:
STM32W108CBU63TR
Manufacturer:
ST
Quantity:
20 000
Interrupts
12.3
12.3.1
176/209
INT_IR
QD
31
15
rw
INT_IR
QC
30
14
rw
Nested vectored interrupt controller (NVIC) interrupts
Top-level set interrupts configuration register (INT_CFGSET)
Address offset: 0x0100
Reset value:
Bit 16 INT_DEBUG: Write 1 to enable debug interrupt. (Writing 0 has no effect.)
Bit 15 INT_IRQD: Write 1 to enable IRQD interrupt. (Writing 0 has no effect.)
Bit 14 INT_IRQC: Write 1 to enable IRQC interrupt. (Writing 0 has no effect.)
Bit 13 INT_IRQB: Write 1 to enable IRQB interrupt. (Writing 0 has no effect.)
Bit 12 INT_IRQA: Write 1 to enable IRQA interrupt. (Writing 0 has no effect.)
Bit 11 INT_ADC: Write 1 to enable ADC interrupt. (Writing 0 has no effect.)
Bit 10 INT_MACRX: Write 1 to enable MAC receive interrupt. (Writing 0 has no effect.)
INT_IR
Bit 9 INT_MACTX: Write 1 to enable MAC transmit interrupt. (Writing 0 has no effect.)
Bit 8 INT_MACTMR: Write 1 to enable MAC timer interrupt. (Writing 0 has no effect.)
Bit 7 INT_SEC: Write 1 to enable security interrupt. (Writing 0 has no effect.)
Bit 6 INT_SC2: Write 1 to enable serial controller 2 interrupt. (Writing 0 has no effect.)
Bit 5 INT_SC1: Write 1 to enable serial controller 1 interrupt. (Writing 0 has no effect.)
Bit 4 INT_SLEEPTMR: Write 1 to enable sleep timer interrupt. (Writing 0 has no effect.)
Bit 3 INT_BB: Write 1 to enable baseband interrupt. (Writing 0 has no effect.)
Bit 2 INT_MGMT: Write 1 to enable management interrupt. (Writing 0 has no effect.)
Bit 1 INT_TIM2: Write 1 to enable timer 2 interrupt. (Writing 0 has no effect.)
Bit 0 INT_TIM1: Write 1 to enable timer 1 interrupt. (Writing 0 has no effect.)
QB
29
13
rw
INT_IR
QA
28
12
rw
INT_AD
27
11
rw
C
0x0000 0000
INT_MA
CRX
26
10
rw
INT_MA
CTX
25
rw
9
Doc ID 16252 Rev 8
Reserved
INT_MA
CTMR
24
rw
8
INT_SE
23
rw
C
7
INT_SC
22
rw
6
2
INT_SC
21
rw
5
1
STM32W108CB, STM32W108HB
EEPTM
INT_SL
20
rw
R
4
INT_BB
19
rw
3
INT_MG
MT
18
rw
2
INT_TI
M2
17
rw
1
INT_DE
INT_TI
BUG
M1
16
rw
rw
0

Related parts for STM32W108CBU63TR