MT41J64M16JT-15E:G Micron Technology Inc, MT41J64M16JT-15E:G Datasheet - Page 135

no-image

MT41J64M16JT-15E:G

Manufacturer Part Number
MT41J64M16JT-15E:G
Description
MICMT41J64M16JT-15E:G DDR3 SDRAM 64MB X1
Manufacturer
Micron Technology Inc
Series
-r
Type
DDR3 SDRAMr

Specifications of MT41J64M16JT-15E:G

Format - Memory
RAM
Memory Type
DDR3 SDRAM
Memory Size
1G (64M x 16)
Speed
667MHz
Interface
Parallel
Voltage - Supply
1.425 V ~ 1.575 V
Operating Temperature
0°C ~ 95°C
Package / Case
96-TFBGA
Organization
64Mx16
Density
1Gb
Address Bus
16b
Maximum Clock Rate
1.333GHz
Operating Supply Voltage (typ)
1.5V
Package Type
FBGA
Operating Temp Range
0C to 95C
Operating Supply Voltage (max)
1.575V
Operating Supply Voltage (min)
1.425V
Supply Current
355mA
Pin Count
96
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT41J64M16JT-15E:G
Manufacturer:
TI
Quantity:
87
Part Number:
MT41J64M16JT-15E:G
Manufacturer:
MICRON
Quantity:
11 200
Part Number:
MT41J64M16JT-15E:G
Manufacturer:
MICRON53
Quantity:
1 964
Part Number:
MT41J64M16JT-15E:G
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT41J64M16JT-15E:G
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
MT41J64M16JT-15E:G
0
Part Number:
MT41J64M16JT-15E:G TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
PDF: 09005aef826aa906/Source: 09005aef82a357c3
1Gb_DDR3_4.fm - Rev. F 11/08 EN
A DQS to DQ output timing is shown in Figure 79 on page 136. The DQ transitions
between valid data outputs must be within
DQS must also maintain a minimum HIGH and LOW time of
READ preamble, the DQ balls will either be floating or terminated depending on the
status of the ODT signal.
Figure 80 on page 137 shows the strobe-to-clock timing during a READ. The crossing
point DQS, DQS# must transition within ±
out has no timing relationship to clock, only to DQS, as shown in Figure 80 on page 137.
Figure 80 on page 137 also shows the READ preamble and postamble. Normally, both
DQS and DQS# are High-Z to save power (V
DQS is driven LOW and DQS# is HIGH for
The READ postamble,
During the READ postamble, DQS is driven LOW and DQS# is HIGH. When complete,
the DQ will either be disabled or will continue terminating depending on the state of the
ODT signal. Figure 85 on page 140 demonstrates how to measure
t
RPST, is one half clock from the last DQS, DQS# transition.
135
Micron Technology, Inc., reserves the right to change products or specifications without notice.
t
t
DQSCK of the clock crossing point. The data
RPRE. This is known as the READ preamble.
t
DD
DQSQ of the crossing point of DQS, DQS#.
Q). Prior to data output from the DRAM,
1Gb: x4, x8, x16 DDR3 SDRAM
t
QSH and
©2006 Micron Technology, Inc. All rights reserved.
t
RPST.
t
QSL. Prior to the
Operations

Related parts for MT41J64M16JT-15E:G