MT41J64M16JT-15E:G Micron Technology Inc, MT41J64M16JT-15E:G Datasheet - Page 74

no-image

MT41J64M16JT-15E:G

Manufacturer Part Number
MT41J64M16JT-15E:G
Description
MICMT41J64M16JT-15E:G DDR3 SDRAM 64MB X1
Manufacturer
Micron Technology Inc
Series
-r
Type
DDR3 SDRAMr

Specifications of MT41J64M16JT-15E:G

Format - Memory
RAM
Memory Type
DDR3 SDRAM
Memory Size
1G (64M x 16)
Speed
667MHz
Interface
Parallel
Voltage - Supply
1.425 V ~ 1.575 V
Operating Temperature
0°C ~ 95°C
Package / Case
96-TFBGA
Organization
64Mx16
Density
1Gb
Address Bus
16b
Maximum Clock Rate
1.333GHz
Operating Supply Voltage (typ)
1.5V
Package Type
FBGA
Operating Temp Range
0C to 95C
Operating Supply Voltage (max)
1.575V
Operating Supply Voltage (min)
1.425V
Supply Current
355mA
Pin Count
96
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT41J64M16JT-15E:G
Manufacturer:
TI
Quantity:
87
Part Number:
MT41J64M16JT-15E:G
Manufacturer:
MICRON
Quantity:
11 200
Part Number:
MT41J64M16JT-15E:G
Manufacturer:
MICRON53
Quantity:
1 964
Part Number:
MT41J64M16JT-15E:G
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT41J64M16JT-15E:G
Manufacturer:
MICRON/美光
Quantity:
20 000
Part Number:
MT41J64M16JT-15E:G
0
Part Number:
MT41J64M16JT-15E:G TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Notes
PDF: 09005aef826aa906/Source: 09005aef82a357c3
1Gb_DDR3_3.fm - Rev. F 11/08 EN
10. The clock’s
11. Spread spectrum is not included in the jitter specification values. However, the input
12. The clock’s
13. The period jitter (
14.
15.
16. The cycle-to-cycle jitter (
1. Parameters are applicable with 0°C
2. All voltages are referenced to V
3. Output timings are only valid for R
4. Unit “
5. AC timing and I
6. All timings that use time-based values (ns, µs, ms) should use
7. The use of “strobe” or “DQS
8. This output load is used for all AC timing (except ODT reference timing) and slew
9. When operating in DLL disable mode, Micron does not warrant compliance with nor-
Unit “CK” represents one clock cycle of the input clock, counting the actual clock
edges.
ronment, but input timing is still referenced to V
the AC/DC trip points and CK, CK# and DQS, DQS# use their crossing points). The
minimum slew rate for the input signals used to test the device is 1 V/ns for single-
ended inputs and 2 V/ns for differential inputs in the range between V
V
the correct number of clocks (Table 53 on page 67 uses “CK” or “
changeably). In the case of noninteger results, all minimum limits are to be rounded
up to the nearest whole integer, and all maximum limits are to be rounded down to
the nearest whole integer.
point when DQS is the rising edge. The use of “clock” or “CK” refers to the CK and CK#
differential crossing point when CK is the rising edge.
rates. The actual test load may be different. The output signal voltage reference point
is V
Figure 32 on page 60).
mal mode timings or functionality.
t
to clock jitter. Input clock jitter is allowed provided it does not exceed values specified
and must be of a random Gaussian distribution in nature.
clock can accommodate spread-spectrum at a sweep rate in the range of 20–60 kHz
with an additional 1 percent of
the spread-spectrum may not use a clock rate below
consecutive clocks and is the smallest clock half period allowed, with the exception of
a deviation due to clock jitter. Input clock jitter is allowed provided it does not exceed
values specified and must be of a random Gaussian distribution in nature.
age or nominal clock. It is allowed in either the positive or negative direction.
t
rising edge to the following falling edge.
t
falling edge to the following rising edge.
cycle to the next. It is important to keep cycle-to-cycle jitter at a minimum during the
DLL locking time.
CK(AVG) MIN is the smallest clock rate allowed, with the exception of a deviation due
CH(ABS) is the absolute instantaneous clock high pulse width as measured from one
CL(ABS) is the absolute instantaneous clock low pulse width as measured from one
IH
(
DD
AC
t
Q/2 for single-ended signals and the crossing point for differential signals (see
CK (AVG)” represents the actual
).
t
t
CK (AVG) is the average clock over any 200 consecutive clocks and
CH (AVG) and
DD
t
JIT
tests may use a V
PER
) is the maximum deviation in the clock period from the aver-
t
JIT
t
74
CL (AVG) are the average half clock period over any 200
DIFF
CC
) is the amount the clock period can deviate from one
SS
t
” refers to the DQS and DQS# differential crossing
CK (AVG) as a long-term jitter component; however,
.
ON 34
IL
Micron Technology, Inc., reserves the right to change products or specifications without notice.
T
-to-V
C
t
output buffer selection.
CK (AVG) of the input clock under operation.
+95°C and V
IH
swing of up to 900mV in the test envi-
1Gb: x4, x8, x16 DDR3 SDRAM
REF
(except
t
CK
DD
(AVG) MIN
/V
DD
©2006 Micron Technology, Inc. All rights reserved.
t
IS,
t
Q = +1.5V ±0.075V.
CK (AVG) to determine
t
Speed Bin Tables
t
IH,
CK [AVG]” inter-
.
t
DS, and
IL
(
AC
) and
t
DH use

Related parts for MT41J64M16JT-15E:G