Z16M1720ASG1868 Zilog, Z16M1720ASG1868 Datasheet - Page 301

no-image

Z16M1720ASG1868

Manufacturer Part Number
Z16M1720ASG1868
Description
IC PCMCIA INTERFACE 100-VQFP
Manufacturer
Zilog
Datasheet

Specifications of Z16M1720ASG1868

Applications
*
Interface
*
Voltage - Supply
*
Package / Case
100-LQFP
Mounting Type
Surface Mount
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z16M1720ASG1868
Manufacturer:
Zilog
Quantity:
10 000
UM008101-0601
IORQ and the corresponding S/A and C/D inputs to the Z80 SIO to
transfer data. The READY output becomes inactive when IORQ and CS
become active. The Ready function can occur internally in the Z80 SIO,
whether it is addressed or not. Therefore, the READY output becomes
inactive when any CPU data or command transfer occurs. Because the
DMA controller is not enabled when the CPU transfer occurs, the system
continues to function normally.
The Wait function is active only when the CPU attempts to read Z80 SIO
data that has not yet been received, which occurs frequently when block
transfer instructions are used. The Wait function can also become active
(under program control) if the CPU tries to write data while the transmit
buffer is still full. The WAIT output for either channel becomes active
when the opposite channel is addressed. This active state occurs because
the Z80 SIO is addressed and does not affect software loops or block move
instructions.
Write Register 2
WR2
only. V7-V4 and V0 are always returned exactly as written; V3-V1 are
returned as written if the Status Affects Vector (WR1, D2) control bit is 0. If
this bit is 1, they are modified as explained in
page
Table 19. Write Register 2 Interrupt Vector
D7
V7
277.
(Figure
D6
V6
116) is the interrupt vector register and occurs in Channel B
D5
V5
D4
V4
D3
V3
“Write Register 1” on
D2
V2
Z80 CPU Peripherals
Serial Input/Output
D1
V1
User Manual
D0
V0
281

Related parts for Z16M1720ASG1868