MT18LSDT6472Y-133D2 Micron Technology Inc, MT18LSDT6472Y-133D2 Datasheet - Page 11

no-image

MT18LSDT6472Y-133D2

Manufacturer Part Number
MT18LSDT6472Y-133D2
Description
MODULE SDRAM 512MB 168RDIMM
Manufacturer
Micron Technology Inc
Series
-r
Datasheet

Specifications of MT18LSDT6472Y-133D2

Memory Type
SDRAM
Memory Size
512MB
Speed
133MHz
Features
-
Package / Case
168-RDIMM
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Serial Presence-Detect
Table 15:
Table 16:
Serial Presence-Detect Data
PDF: 09005aef809b161a/Source: 09005aef809b15eb
SD18C32_64_128x72.fm - Rev. E 1/08 EN
Parameter/Condition
Parameter/Condition
Supply voltage
Input high voltage: Logic 1; All inputs
Input low voltage: Logic 0; All inputs
Output low voltage: I
Input leakage current: V
Output leakage current: V
Standby current
Power supply current, read: SCL clock frequency = 100 kHz
Power supply current, write: SCL clock frequency = 100 kHz
SCL LOW to SDA data-out valid
Time the bus must be free before a new transition can start
Data-out hold time
Clock/data fall time
Clock/data rise time
Data-in hold time
Start condition hold time
Clock HIGH period
Noise suppression time constant at SCL, SDA inputs
Clock LOW period
SCL clock frequency
Data-in setup time
Start condition setup time
Stop condition setup time
WRITE cycle time
Serial Presence-Detect EEPROM DC Operating Conditions
Serial Presence-Detect EEPROM AC Operating Conditions
Notes:
OUT
IN
= 3mA
OUT
= GND to V
1. To avoid spurious start and stop conditions, a minimum delay is placed between SCL = 1 and
2. This parameter is sampled.
3. For a restart condition or following a WRITE cycle.
4. The SPD EEPROM WRITE cycle time (
For the latest serial presence-detect data, refer to Micron’s SPD page:
www.micron.com/SPD.
= GND to V
the falling or rising edge of SDA.
sequence to the end of the EEPROM internal ERASE/PROGRAM cycle. During the WRITE
cycle, the EEPROM bus interface circuit is disabled, SDA remains HIGH due to pull-up resis-
tance, and the EEPROM does not respond to its slave address.
DD
256MB, 512MB, 1GB (x72, ECC, SR): 168-Pin SDRAM RDIMM
DD
11
t
Symbol
Symbol
t
t
t
t
HD:DAT
V
HD:STA
SU:DAT
SU:STA
SU:STO
t
t
t
t
t
HIGH
DDSPD
LOW
f
WRC
I
t
t
I
WRC) is the time from a valid stop condition of a write
V
BUF
V
I
CC
SCL
V
I
AA
DH
CC
I
t
t
LO
SB
t
OL
LI
R
IH
F
I
IL
Micron Technology, Inc., reserves the right to change products or specifications without notice.
W
R
V
Min
DDSPD
200
100
0.2
1.3
0.6
0.6
1.3
0.6
0.6
0
Min
–0.6
0.10
0.05
1.7
1.6
0.4
2.0
× 0.7
Max
300
300
400
Serial Presence-Detect
0.9
50
10
©2003 Micron Technology, Inc. All rights reserved
V
V
DDSPD
DDSPD
Max
3.6
0.4
3.0
3.0
4.0
1.0
3.0
Units
kHz
ms
µs
µs
ns
ns
ns
µs
µs
µs
ns
µs
ns
µs
µs
+ 0.5
× 0.3
Notes
Units
mA
mA
µA
µA
µA
1
2
2
3
4
V
V
V
V

Related parts for MT18LSDT6472Y-133D2