MACH435-15JC Lattice, MACH435-15JC Datasheet - Page 29

no-image

MACH435-15JC

Manufacturer Part Number
MACH435-15JC
Description
CPLD MACH 4 Family 128 Macro Cells 47.6MHz EECMOS Technology 5V 84-Pin PLCC
Manufacturer
Lattice
Datasheet

Specifications of MACH435-15JC

Package
84PLCC
Family Name
MACH 4
Number Of Macro Cells
128
Maximum Propagation Delay Time
15 ns
Number Of User I/os
64
Number Of Logic Blocks/elements
8
Typical Operating Supply Voltage
5 V
Maximum Operating Frequency
47.6 MHz
Number Of Product Terms Per Macro
20
Re-programmability Support
Yes
Operating Temperature
0 to 70 °C

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MACH435-15JC
Quantity:
5 510
Part Number:
MACH435-15JC-18JI
Manufacturer:
Lattice
Quantity:
12 388
Part Number:
MACH435-15JC-20JI
Manufacturer:
AMD
Quantity:
1 000
Part Number:
MACH435-15JC-20JI
Manufacturer:
AMD
Quantity:
20 000
POWER-UP RESET
The MACH devices have been designed with the capa-
bility to reset during system power-up. Following power-
up, all flip-flops will be reset to LOW. The output state
will depend on the logic polarity. This feature provides
extra flexibility to the designer and is especially valuable
in simplifying state machine initialization. A timing dia-
gram and parameter table are shown below. Due to the
synchronous operation of the power-up reset and the
30
Parameter
Symbol
t
t
PR
t
WL
S
Registered
Output
Power
Clock
Parameter Descriptions
Power-Up Reset Time
Input or Feedback Setup Time
Clock Width LOW
4 V
MACH435-12/15/20, Q-20/25
Power-Up Reset Waveform
t
PR
wide range of ways V
conditions are required to insure a valid power-up reset.
These conditions are:
1. The V
2. Following reset, the clock input must not be driven
from LOW to HIGH until all applicable input and
feedback setup times are met.
t
WL
CC
t
S
rise must be monotonic.
CC
can rise to its steady state, two
See
Switching
Characteristics
17469E-25
Max
10
V
CC
Unit
s

Related parts for MACH435-15JC