ADSP-21266SKBCZ-2B Analog Devices Inc, ADSP-21266SKBCZ-2B Datasheet - Page 15

no-image

ADSP-21266SKBCZ-2B

Manufacturer Part Number
ADSP-21266SKBCZ-2B
Description
Manufacturer
Analog Devices Inc
Datasheet

Specifications of ADSP-21266SKBCZ-2B

Device Core Size
32b
Architecture
Super Harvard
Format
Floating Point
Clock Freq (max)
200MHz
Mips
200
Device Input Clock Speed
200MHz
Ram Size
256KB
Program Memory Size
512KB
Operating Supply Voltage (typ)
1.2/3.3V
Operating Supply Voltage (min)
1.14/3.13V
Operating Supply Voltage (max)
1.26/3.47V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
136
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-21266SKBCZ-2B
Manufacturer:
ADI/亚德诺
Quantity:
20 000
PACKAGE INFORMATION
The information presented in
the package branding for the ADSP-21266 processors. For a
complete listing of product availability, see
Page
Table 11. Package Brand Information
ESD CAUTION
MAXIMUM POWER DISSIPATION
See Estimating Power for the ADSP-21262 SHARC Processors
(EE-216) for detailed thermal and power information regarding
maximum power dissipation. For information on package ther-
mal specifications, see
ABSOLUTE MAXIMUM RATINGS
Stresses greater than those listed in
nent damage to the device. These are stress ratings only;
functional operation of the device at these or any other condi-
tions greater than those indicated in the operational sections of
this specification is not implied. Exposure to absolute maximum
rating conditions for extended periods may affect device
reliability.
Brand Key
t
pp
Z
cc
vvvvvv.x
n.n
#
yyww
44.
ESD (electrostatic discharge) sensitive device.
Charged devices and circuit boards can discharge
without detection. Although this product features
patented or proprietary protection circuitry, damage
may occur on devices subjected to high energy ESD.
Therefore, proper ESD precautions should be taken to
avoid performance degradation or loss of functionality.
Figure 3. Typical Package Brand
#yyww country_of_origin
Thermal Characteristics on Page
S
a
vvvvvv.x n.n
ADSP-2126x
Field Description
Temperature Range
Package Type
RoHS Compliant Option (optional)
See Ordering Guide
Assembly Lot Code
Silicon Revision
RoHS Compliant Designation
Date Code
tppZ-cc
Figure 3
Table 12
provides details about
Ordering Guide on
may cause perma-
Rev. F | Page 15 of 44 | July 2009
37.
Table 12. Absolute Maximum Ratings
TIMING SPECIFICATIONS
Use the exact timing information given. Do not attempt to
derive parameters from the addition or subtraction of others.
While addition or subtraction would yield meaningful results
for an individual device, the values given in this data sheet
reflect statistical variations and worst cases. Consequently, it is
not meaningful to add parameters to derive longer times.
Timing requirements apply to signals that are controlled by cir-
cuitry external to the processor, such as the data input for a read
operation. Timing requirements guarantee that the processor
operates correctly with other devices.
Switching characteristics specify how the processor changes its
signals. Circuitry external to the processor must be designed for
compatibility with these signal characteristics. Switching char-
acteristics describe what the processor will do in a given
circumstance. Use switching characteristics to ensure that any
timing requirement of a device connected to the processor (such
as memory) is satisfied.
Core Clock Requirements
The processor’s internal clock (a multiple of CLKIN) provides
the clock signal for timing internal memory, processor core,
serial ports, and parallel port (as required for read/write strobes
in asynchronous access mode). During reset, program the ratio
between the DSP’s internal clock frequency and external
(CLKIN) clock frequency with the CLK_CFG1–0 pins. To
determine switching frequencies for the serial ports, divide
down the internal clock, using the programmable divider con-
trol of each port (DIVx for the serial ports).
The processor’s internal clock switches at higher frequencies
than the system input clock (CLKIN). To generate the internal
clock, the DSP uses an internal phase-locked loop (PLL). This
PLL-based clocking minimizes the skew between the system
clock (CLKIN) signal and the DSP’s internal clock (the clock
source for the parallel port logic and I/O pads).
Parameter
Internal (Core) Supply Voltage (V
Analog (PLL) Supply Voltage (A
External (I/O) Supply Voltage (V
Input Voltage –0.5 V to V
Output Voltage Swing –0.5 V to V
Load Capacitance
Storage Temperature Range
Junction Temperature Under Bias
ADSP-21261/ADSP-21262/ADSP-21266
DDEXT
VDD
DDEXT
DDINT
DDEXT
)
)
)
Rating
–0.3 V to +1.4 V
–0.3 V to +1.4 V
–0.3 V to +3.8 V
+0.5 V
+0.5 V
200 pF
–65 C to +150 C
125 C

Related parts for ADSP-21266SKBCZ-2B