ATtiny85 Atmel Corporation, ATtiny85 Datasheet - Page 25

no-image

ATtiny85

Manufacturer Part Number
ATtiny85
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATtiny85

Flash (kbytes)
8 Kbytes
Pin Count
8
Max. Operating Frequency
20 MHz
Cpu
8-bit AVR
# Of Touch Channels
3
Hardware Qtouch Acquisition
No
Max I/o Pins
6
Ext Interrupts
6
Usb Speed
No
Usb Interface
No
Spi
1
Twi (i2c)
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
4
Adc Resolution (bits)
10
Adc Speed (ksps)
15
Analog Comparators
1
Resistive Touch Screen
No
Temp. Sensor
Yes
Crypto Engine
No
Sram (kbytes)
0.5
Eeprom (bytes)
512
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8 to 5.5
Operating Voltage (vcc)
1.8 to 5.5
Fpu
No
Mpu / Mmu
no / no
Timers
2
Output Compare Channels
5
Pwm Channels
6
32khz Rtc
No
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATtiny85-15SZ
Manufacturer:
ATMEL
Quantity:
30
Part Number:
ATtiny85-20PU
Manufacturer:
CUI
Quantity:
1 000
Part Number:
ATtiny85-20SU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATtiny85V-10SH
Manufacturer:
Intel
Quantity:
62
Part Number:
ATtiny85V-10SU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
6.2
2586N–AVR–04/11
Clock Sources
In the ATtiny15 compatibility mode the frequency of the internal RC oscillator is calibrated down
to 6.4 MHz and the multiplication factor of the PLL is set to 4x. See
adjustments the clocking system is ATtiny15-compatible and the resulting fast peripheral clock
has a frequency of 25.6 MHz (same as in ATtiny15).
Figure 6-3.
Note that low speed mode is not implemented in ATtiny15 compatibility mode.
The device has the following clock source options, selectable by Flash Fuse bits as shown
below. The clock from the selected source is input to the AVR clock generator, and routed to the
appropriate modules.
Table 6-1.
Note:
The various choices for each clocking option is given in the following sections. When the CPU
wakes up from Power-down, the selected clock source is used to time the start-up, ensuring sta-
ble Oscillator operation before instruction execution starts. When the CPU starts from reset,
there is an additional delay allowing the power to reach a stable level before commencing nor-
Device Clocking Option
External Clock (see
High Frequency PLL Clock (see
Calibrated Internal Oscillator (see
Calibrated Internal Oscillator (see
Internal 128 kHz Oscillator (see
Low-Frequency Crystal Oscillator (see
Crystal Oscillator / Ceramic Resonator (see
Reserved
1. For all fuses “1” means unprogrammed while “0” means programmed.
2. The device is shipped with this option selected.
3. This will select ATtiny15 Compatibility Mode, where system clock is divided by four, resulting in
a 1.6 MHz clock frequency. For more inormation, see
27.
PCK Clocking System in ATtiny15 Compatibility Mode.
Device Clocking Options Select
OSCCAL
OSCILLATOR
page
6.4 MHz
26)
page
page
page
page
29)
26)
page
27)
27)
1/2
1/4
page
29)
3.2 MHz
1.6 MHz
30)
PLLE
PLL
8x
25.6 MHz
“Calibrated Internal Oscillator” on page
DETECTOR
ATtiny25/45/85
LOCK
Figure
SYSTEM
CLOCK
PLOCK
CKSEL[3:0]
PCK
1000 – 1111
0101, 0111
0010
0011
6-3. With these
0000
0001
0100
0110
(2)
(3)
(1)
25

Related parts for ATtiny85