P89LPC920_921_922_9221 NXP Semiconductors, P89LPC920_921_922_9221 Datasheet - Page 31

no-image

P89LPC920_921_922_9221

Manufacturer Part Number
P89LPC920_921_922_9221
Description
The P89LPC920/921/922/9221 are single-chip microcontrollers designed forapplications demanding high-integration, low cost solutions over a wide range ofperformance requirements
Manufacturer
NXP Semiconductors
Datasheet
Philips Semiconductors
9397 750 14469
Product data
Fig 11. Watchdog timer in watchdog mode (WDTE = ‘1’).
(1) Watchdog reset can also be caused by an invalid feed sequence, or by writing to WDCON not immediately followed by a
Watchdog
oscillator
feed sequence.
MOV WFEED1, #0A5H
MOV WFEED2, #05AH
PCLK
8.23.1 Software reset
8.23.2 Dual data pointers
8.22 Watchdog timer
8.23 Additional features
WDCON (A7H)
32
The Watchdog timer causes a system reset when it underflows as a result of a failure
to feed the timer prior to the timer reaching its terminal count. It consists of a
programmable 12-bit prescaler, and an 8-bit down counter. The down counter is
decremented by a tap taken from the prescaler. The clock source for the prescaler is
either the PCLK or the nominal 400 kHz Watchdog oscillator. The Watchdog timer
can only be reset by a power-on reset. When the watchdog feature is disabled, it can
be used as an interval timer and may generate an interrupt.
Watchdog timer in watchdog mode. Feeding the watchdog requires a two-byte
sequence. If PCLK is selected as the watchdog clock and the CPU is powered-down,
the watchdog is disabled. The Watchdog timer has a time-out period that ranges from
a few s to a few seconds. Please refer to the P89LPC920/921/922/9221 User’s
Manual for more details.
The SRST bit in AUXR1 gives software the opportunity to reset the processor
completely, as if an external reset or watchdog reset had occurred. Care should be
taken when writing to AUXR1 to avoid accidental software resets.
The dual Data Pointers (DPTR) provides two different Data Pointers to specify the
address used with certain instructions. The DPS bit in the AUXR1 register selects
one of the two Data Pointers. Bit 2 of AUXR1 is permanently wired as a logic ‘0’ so
that the DPS bit may be toggled (thereby switching Data Pointers) simply by
incrementing the AUXR1 register, without the possibility of inadvertently altering other
bits in the register.
PRE2
PRESCALER
PRE1
Rev. 08 — 15 December 2004
CONTROL REGISTER
PRE0
P89LPC920/921/922/9221
8-bit microcontrollers with two-clock 80C51 core
8-BIT DOWN
WDL (C1H)
COUNTER
WDRUN
WDTOF
© Koninklijke Philips Electronics N.V. 2004. All rights reserved.
WDCLK
Figure 11
002aaa423
RESET
see note (1)
SHADOW
REGISTER
FOR WDCON
shows the
31 of 46

Related parts for P89LPC920_921_922_9221