74LVC2G125GM,125 NXP Semiconductors, 74LVC2G125GM,125 Datasheet - Page 3

IC BUS BUFF DVR TRI-ST DL 8XQFN

74LVC2G125GM,125

Manufacturer Part Number
74LVC2G125GM,125
Description
IC BUS BUFF DVR TRI-ST DL 8XQFN
Manufacturer
NXP Semiconductors
Series
74LVCr
Datasheet

Specifications of 74LVC2G125GM,125

Package / Case
8-XQFN
Logic Type
Buffer/Line Driver, Non-Inverting
Number Of Elements
2
Number Of Bits Per Element
1
Current - Output High, Low
32mA, 32mA
Voltage - Supply
2 V ~ 5.5 V
Operating Temperature
-40°C ~ 125°C
Mounting Type
Surface Mount
Logic Family
LVC
Number Of Channels Per Chip
2
Polarity
Non-Inverting
Supply Voltage (max)
5.5 V
Supply Voltage (min)
1.65 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
High Level Output Current
- 32 mA
Input Bias Current (max)
40 uA
Low Level Output Current
32 mA
Minimum Operating Temperature
- 40 C
Output Type
3-State
Propagation Delay Time
2.7 ns (Typ) @ 2.7 V or 2.3 ns (Typ) @ 3 V to 3.6 V or 1.9 ns (Typ) @ 4.5 V to 5.5 V
Number Of Lines (input / Output)
2 / 2
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
74LVC2G125GM-G
74LVC2G125GM-G
935277214125
NXP Semiconductors
5. Functional diagram
6. Pinning information
74LVC2G125
Product data sheet
Fig 1.
Fig 3.
Logic symbol
Pin configuration SOT505-2 and SOT765-1
GND
1OE
1A
2Y
6.1 Pinning
1A
1OE
2A
2OE
1
2
3
4
74LVC2G125
74LVC2G125
001aab738
mna941
1Y
2Y
8
7
6
5
All information provided in this document is subject to legal disclaimers.
V
2OE
1Y
2A
CC
Rev. 11 — 9 September 2010
Fig 2.
Fig 4.
IEC logic symbol
Pin configuration SOT833-1, SOT1089,
SOT1116 and SOT1203
GND
1OE
1A
2Y
Dual bus buffer/line driver; 3-state
Transparent top view
74LVC2G125
74LVC2G125
EN1
EN2
1
2
3
4
001aae009
74LVC2G125
1
2
001aab739
8
7
6
5
V
2OE
1Y
2A
CC
© NXP B.V. 2010. All rights reserved.
3 of 22

Related parts for 74LVC2G125GM,125