PDU1064H Data Delay Devices, Inc., PDU1064H Datasheet - Page 2

no-image

PDU1064H

Manufacturer Part Number
PDU1064H
Description
6-bit, Ecl-interfaced Programmable Delay Line
Manufacturer
Data Delay Devices, Inc.
Datasheet
ADDRESS UPDATE
The PDU1064H is a memory device. As such,
special precautions must be taken when
changing the delay address in order to prevent
spurious output signals. The timing restrictions
are shown in Figure 1.
After the last signal edge to be delayed has
appeared on the OUT pin, a minimum time,
T
change. This time is given by the following
relation:
where A
codes, respectively. Violation of this constraint
may, depending on the history of the input signal,
cause spurious signals to appear on the OUT
pin. The possibility of spurious signals persists
until the required T
A similar situation occurs when using the ENB
signal to disable the output while IN is active. In
this case, the unit must be held in the disabled
state until the device is able to “clear” itself. This
is achieved by holding the ENB signal high and
the IN signal low for a time given by:
Violation of this constraint may, depending on
the history of the input signal, cause spurious
signals to appear on the OUT pin. The
PDU1064H
Doc #97046
12/17/97
OAX
, is required before the address lines can
T
T
i-1
A5-A0
ENB
IN
OUT
OAX
DISH
and A
= max { (A
= A
i
are the old and new address
Tel: 973-773-2299
i
OAX
* T
INC
has elapsed.
T
i
T
ENIS
- A
AENS
i-1
TD
) * T
A
PW
INC
DATA DELAY DEVICES, INC.
A
APPLICATION NOTES
IN
, 0 }
i-1
PW
Fax: 973-773-9672
Figure 1: Timing Diagram
OUT
T
OAX
possibility of spurious signals persists until the
required T
INPUT RESTRICTIONS
There are three types of restrictions on input
pulse width and period listed in the AC
Characteristics table. The recommended
conditions are those for which the delay
tolerance specifications and monotonicity are
guaranteed. The suggested conditions are
those for which signals will propagate through the
unit without significant distortion. The absolute
conditions are those for which the unit will
produce some type of output for a given input.
When operating the unit between the
recommended and absolute conditions, the
delays may deviate from their values at low
frequency. However, these deviations will
remain constant from pulse to pulse if the input
pulse width and period remain fixed. In other
words, the delay of the unit exhibits frequency
and pulse width dependence when operated
beyond the recommended conditions. Please
consult the technical staff at Data Delay Devices
if your application has specific high-frequency
requirements.
Please note that the increment tolerances listed
represent a design goal. Although most delay
increments will fall within tolerance, they are not
guaranteed throughout the address range of the
unit. Monotonicity is, however, guaranteed over
all addresses.
T
AIS
http://www.datadelay.com
T
DISO
DISH
A
has elapsed.
i
T
DISH
2

Related parts for PDU1064H