S2054 AMCC (Applied Micro Circuits Corp), S2054 Datasheet - Page 3

no-image

S2054

Manufacturer Part Number
S2054
Description
Bicmos Lvpecl Clock Generator Fibre Channel And Gigabit Ethernet Transceiver
Manufacturer
AMCC (Applied Micro Circuits Corp)
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S2054A4
Manufacturer:
FORTRON
Quantity:
176
Part Number:
S2054C
Quantity:
6
Part Number:
S2054C
Manufacturer:
AMCC
Quantity:
1 831
TRANSMITTER FUNCTIONAL
DESCRIPTION
The S2054 transmitter accepts parallel input data and
serializes it for transmission over fiber optic or coaxial
cable media. The chip is fully compatible with the ANSI
X3T11 Fibre Channel standard, and supports the Fi-
bre Channel and Gigabit Ethernet data rates of 1250
and 1062 Mbit/sec. (See Figure 3.)
Data Input
Transmit data is provided to the S2054 as 10-bit wide
LVTTL. Data is clocked into the S2054 on the rising
edge of REFCLK.
Parallel/Serial Conversion
The parallel-to-serial converter takes in 10-bit wide
data from the input latch and converts it to a serial
data stream. Parallel data is latched into the transmitter
using the reference clock. The data is then clocked
Figure 4. Functional Waveform (1250 and 1062.5 Mbit/sec)
FIBRE CHANNEL AND GIGABIT ETHERNET TRANSCEIVER
INPUT TIMING
OUTPUT TIMING
PARALLEL
DATA BUS
(Output)
REFCLKP/N
TREFCLK
(Input)
SERIAL DATA
RBC0
(Output)
RBC1
(Output)
COM_DET
(Output)
PARALLEL
DATA BUS
(Input)
Table 1. Data Mapping to 8b/10b Alphabetic Representation
TX[0:9] or
RX[0:9]
8b/10b alphabetic
representation
K28.5
K28.5
0
a
K28.5
1
b
2
c
Byte 1
synchronous to the clock synthesis unit serial clock
into the serial output shift register. The shift register
is clocked by the internally generated bit clock which
is 10x the reference clock input frequency. D0 is trans-
mitted first as described in annex N and Tables 22
and 23 of FC-PH. Table 1 shows the mapping of the
parallel data to the 8B/10B codes. Two serial data
outputs are provided.
Reference Clock Input
The reference clock input must be supplied with ei-
ther a differential LVPECL (REFCLKP/N) or
single-ended LVTTL (TREFCLK) clock source with
100 PPM tolerance to assure that the transmitted data
meets the Fibre Channel frequency limits. The inter-
nal serial clock is frequency locked to the reference
clock (125.00 or 106.25 MHz).
3
d
Data Byte
Byte 2
4
e
K28.5
5
i
Byte 3
6
f
Byte 4
7
g
K28.5
8
h
Byte 5
9
j
K28.5
S2054
3

Related parts for S2054