KSZ8041 Hynix Semiconductor, KSZ8041 Datasheet - Page 14

no-image

KSZ8041

Manufacturer Part Number
KSZ8041
Description
Manufacturer
Hynix Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
KSZ8041FTL
Manufacturer:
Micrel Inc
Quantity:
10 000
Part Number:
KSZ8041FTL
Manufacturer:
MICREL/麦瑞
Quantity:
20 000
Part Number:
KSZ8041FTL
0
Part Number:
KSZ8041FTL TR
Manufacturer:
Micrel Inc
Quantity:
10 000
Company:
Part Number:
KSZ8041FTL TR
Quantity:
837
Part Number:
KSZ8041FTL-EVAL
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
KSZ8041FTL-S
Manufacturer:
Micrel Inc
Quantity:
10 000
Part Number:
KSZ8041FTLI
Manufacturer:
MICREL
Quantity:
5 000
Part Number:
KSZ8041FTLI
Manufacturer:
Micrel Inc
Quantity:
10 000
Part Number:
KSZ8041FTLI TR
Manufacturer:
Micrel Inc
Quantity:
10 000
Part Number:
KSZ8041FTLI-TR
Manufacturer:
MICROCHIP/微芯
Quantity:
20 000
Part Number:
KSZ8041FTLI-TR
0
Part Number:
KSZ8041MLL
Manufacturer:
Micrel
Quantity:
830
Part Number:
KSZ8041MLLI
Manufacturer:
Micrel Inc
Quantity:
135
Part Number:
KSZ8041MLLI
0
Part Number:
KSZ8041MLLI-TR
0
HY5DU281622FT(P) Series
CAS LATENCY
The Read latency or CAS latency is the delay in clock cycles between the registration of a Read command and the
availability of the first burst of output data. The latency can be programmed 2 or 2.5 clocks for DDR266/333 and 3 or
4 clocks for DDR400 and 400Mbps/pin or 500Mbps/pin product.
If a Read command is registered at clock edge n, and the latency is m clocks, the data is available nominally coincident
with clock edge n + m.
Reserved states should not be used as unknown operation or incompatibility with future versions may result.
DLL RESET
The DLL must be enabled for normal operation. DLL enable is required during power up initialization, and upon return-
ing to normal operation after having disabled the DLL for the purpose of debug or evaluation. The DLL is automatically
disabled when entering self refresh operation and is automatically re-enabled upon exit of self refresh operation. Any
time the DLL is enabled, 200 clock cycles must occur to allow time for the internal clock to lock to the externally
applied clock before an any command can be issued.
OUTPUT DRIVER IMPEDANCE CONTROL
The normal drive strength for all outputs is specified to be SSTL_2, Class II. Hynix also supports a half strength driver
option, intended for lighter load and/or point-to-point environments. Selection of the half strength driver option will
reduce the output drive strength by 50% of that of the full strength driver. I-V curves for both the full strength driver
and the half strength driver are included in this document.
Rev. 0.04 /Jul. 2006
14

Related parts for KSZ8041