XC3S1200E-5FT256C Xilinx, Inc., XC3S1200E-5FT256C Datasheet - Page 164
XC3S1200E-5FT256C
Manufacturer Part Number
XC3S1200E-5FT256C
Description
XC3S1200E-5FT256C
Manufacturer
Xilinx, Inc.
Datasheet
1.XC3S1200E-5FT256C.pdf
(233 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
- Current page: 164 of 233
- Download datasheet (4Mb)
Pinout Descriptions
Table 124: Types of Pins on Spartan-3E FPGAs (Continued)
Differential Pair Labeling
I/Os with Lxxy_# are part of a differential pair. ‘L’ indicates
differential capability. The “xx” field is a two-digit integer,
unique to each bank that identifies a differential pin-pair.
The ‘y’ field is either ‘P’ for the true signal or ‘N’ for the
inverted signal in the differential pair. The ‘#’ field is the I/O
bank number.
The pin name suffix has the following significance.
Figure 80
input to and a differential output from Bank 1.
164
Notes:
1.
2.
Color Code
VCCAUX
CONFIG
VCCINT
VCCO
Type /
# = I/O bank number, an integer between 0 and 3.
IRDY/TRDY designations are for PCI designs; refer to PCI documentation for details.
JTAG
GND
N.C.
provides a specific example showing a differential
Dedicated configuration pin. Not available as a user-I/O pin. Every package
has two dedicated configuration pins. These pins are powered by
VCCAUX. See the
Dedicated JTAG pin. Not available as a user-I/O pin. Every package has
four dedicated JTAG pins. These pins are powered by VCCAUX.
Dedicated ground pin. The number of GND pins depends on the package
used. All must be connected.
Dedicated auxiliary power supply pin. The number of VCCAUX pins
depends on the package used. All must be connected to +2.5V. See the
Powering Spartan-3E FPGAs
Dedicated internal core logic power supply pin. The number of VCCINT
pins depends on the package used. All must be connected to +1.2V. See
the
Along with all the other VCCO pins in the same bank, this pin supplies
power to the output buffers within the I/O bank and sets the input threshold
voltage for some I/O standards. See the
section in Module 2 for details.
This package pin is not connected in this specific device/package
combination but may be connected in larger devices in the same package.
Powering Spartan-3E FPGAs
Spartan-3E
Bank 0
FPGA
Bank 2
Configuration
Figure 80: Differential Pair Labeling
Description
section in Module 2 for details.
section in Module 2 for details.
section in Module 2 for details.
www.xilinx.com
Powering Spartan-3E FPGAs
"xx" is a two-digit integer, unique for each bank, that
identifies a differential pin-pair.
‘y’ is replaced by ‘P’ for the true signal or ‘N’ for the
inverted. These two pins form one differential pin-pair.
‘#’ is an integer, 0 through 3, indicating the associated
I/O bank.
‘L’ indicates that the pin is part of a differential pair.
IO_L38P_1
IO_L38N_1
IO_L39P_1
IO_L39N_1
Pair Number
Positive Polarity
True Receiver
Negative Polarity
Inverted Receiver
Bank Number
DONE, PROG_B
TDI, TMS, TCK, TDO
GND
VCCAUX
VCCINT
VCCO_#
N.C.
DS312-4_00_032409
DS312-4 (v3.8) August 26, 2009
Pin Name(s) in Type
Product Specification
R
Related parts for XC3S1200E-5FT256C
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
1000000 SYSTEM GATE 1.2 VOLT FPGA
Manufacturer:
Xilinx, Inc.
Datasheet:
Part Number:
Description:
Spartan-3E FPGA Family
Manufacturer:
Xilinx, Inc.
Datasheet:
Part Number:
Description:
XC95144 In-System Programmable CPLD
Manufacturer:
Xilinx, Inc.
Part Number:
Description:
XC95144 In-System Programmable CPLD
Manufacturer:
Xilinx, Inc.
Part Number:
Description:
XC95144XL High Performance CPLD
Manufacturer:
Xilinx, Inc.
Part Number:
Description:
High-performance CPLD. Speed 5ns pin-to-pin delay.
Manufacturer:
Xilinx, Inc.
Part Number:
Description:
High-performance CPLD. Speed 10ns pin-to-pin delay.
Manufacturer:
Xilinx, Inc.
Part Number:
Description:
128 MACROCELL 1.8V ZERO POWER ISP CPLD
Manufacturer:
Xilinx, Inc.
Part Number:
Description:
CPLD, CoolRunner-II Family, CMOS Process, 256 Macro Cells, 256 Reg., 106 User I/Os, 1.8V Supply, 5 Speed Grade, 132BGA
Manufacturer:
Xilinx, Inc.