LM3S818 Luminary Micro, Inc, LM3S818 Datasheet - Page 84

no-image

LM3S818

Manufacturer Part Number
LM3S818
Description
Lm3s818 Arm Microcontroller
Manufacturer
Luminary Micro, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LM3S818-EQN50-C2
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S818-EQN50-C2T
Manufacturer:
MICRON
Quantity:
1 200
Part Number:
LM3S818-EQN50-C2T
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S818-IGZ50-C2
Manufacturer:
TI
Quantity:
82
Part Number:
LM3S818-IQN50-C2
Quantity:
1 947
Company:
Part Number:
LM3S818-IQN50-C2
Quantity:
330
Part Number:
LM3S818-IQN50-C2T
Manufacturer:
Texas Instruments
Quantity:
10 000
System Control
84
Reset
Reset
Type
Type
Bit/Field
31:21
19:17
15:12
Run-Mode, Sleep-Mode and Deep-Sleep-Mode Clock Gating Control 0 (RCGC0, SCG0, and DCGC0)
Offset 0x100, 0x110, 0x120
20
16
RO
RO
31
15
0
0
Register 19: Run-Mode Clock Gating Control 0 (RCGC0), offset 0x100
Register 20: Sleep-Mode Clock Gating Control 0 (SCGC0), offset 0x110
Register 21: Deep-Sleep-Mode Clock Gating Control 0 (DCGC0), offset 0x120
These registers control the clock gating logic. Each bit controls a clock enable for a given
interface, function, or unit. If set, the unit receives a clock and functions. Otherwise, the unit is
unclocked and disabled (saving power). If the unit is unclocked, reads or writes to the unit will
generate a bus fault. The reset state of these bits is 0 (unclocked) unless otherwise noted, so that
all functional units are disabled. It is the responsibility of software to enable the ports necessary for
the application. Note that these registers may contain more bits than there are interfaces,
functions, or units to control. This is to assure reasonable code compatibility with other family and
future parts.
RCGC0 is the clock configuration register for running operation, SCGC0 for Sleep operation, and
DCGC0 for Deep-Sleep operation. Setting the ACG bit in the Run-Mode Clock Configuration
(RCC) register (see page 78) specifies that the system uses sleep modes.
RO
RO
30
14
0
0
reserved
reserved
reserved
reserved
Name
PWM
ADC
RO
RO
29
13
0
0
RO
RO
28
12
0
0
R/W
RO
27
11
0
0
Type
R/W
R/W
RO
RO
RO
MAXADCSPD
R/W
RO
26
10
0
0
reserved
R/W
RO
Reset
25
0
9
0
Preliminary
0
0
0
0
0
R/W
RO
24
0
8
0
Description
Reserved bits return an indeterminate value, and should
never be changed.
This bit controls the clock gating for the PWM module. If
set, the unit receives a clock and functions. Otherwise, the
unit is unclocked and disabled.
Reserved bits return an indeterminate value, and should
never be changed.
This bit controls the clock gating for the ADC module. If
set, the unit receives a clock and functions. Otherwise, the
unit is unclocked and disabled.
Reserved bits return an indeterminate value, and should
never be changed.
RO
RO
23
0
7
0
RO
RO
22
0
6
0
reserved
RO
RO
21
0
5
0
PWM
R/W
RO
20
0
4
0
WDT
a
a
R/W
RO
19
0
3
0
reserved
RO
RO
18
0
2
0
February 6, 2007
reserved
RO
RO
17
0
1
0
ADC
R/W
RO
16
0
0
0

Related parts for LM3S818