MT16VDDF12864HG-40B Micron, MT16VDDF12864HG-40B Datasheet - Page 14

no-image

MT16VDDF12864HG-40B

Manufacturer Part Number
MT16VDDF12864HG-40B
Description
DRAM Module, 128M x 64, 200-Pin DDR SDRAM SODIMM
Manufacturer
Micron
Datasheet
Table 12: I
Notes: 1–5, 8, 10, 12, 48; DDR SDRAM devices only; notes appear on pages 18–20; 0°C £ T
09005aef80b577fa
DDAF16C64_128x64HG_A.fm - Rev. A 5/03 EN
PARAMETER/CONDITION
OPERATING CURRENT: One device bank; Active-Precharge;
t
Address and control inputs changing once every two clock cycles
OPERATING CURRENT: One device bank; Active-Read-Precharge; Burst = 4;
t
changing once per clock cycle
PRECHARGE POWER-DOWN STANDBY CURRENT: All device banks idle;
Power-down mode;
IDLE STANDBY CURRENT: CS# = HIGH; All device banks are idle;
(MIN);
cycle. V
ACTIVE POWER-DOWN STANDBY CURRENT: One device bank active;
Power-down mode;
ACTIVE STANDBY CURRENT: CS# = HIGH; CKE = HIGH;
active
twice per clock cycle; Address and other control inputs changing once per
clock cycle
OPERATING CURRENT: Burst = 2;
active; Address and control inputs changing once per clock cycle;
(MIN);
OPERATING CURRENT: Burst = 2; Writes; Continuous burst; One device
bank
t
AUTO REFRESH BURST CURRENT:
SELF REFRESH CURRENT: CKE £ 0.2V
OPERATING CURRENT: Four device bank interleaving READs
auto precharge,
control inputs change only during Active READ, or WRITE commands
NOTE:
CK =
RC =
CK (MIN); DQ, DM, and DQS inputs changing twice per clock cycle
a - Value calculated as one module rank in this operating condition, and all other module ranks in I
b - Value calculated reflects all module ranks in this operating condition.
;
t
active; Address and control inputs changing once per clock cycle;
t
CK (MIN); DQ, DM and DQS inputs changing once per clock cycle;
RC (MIN);
I
CKE = HIGH; Address and other control inputs changing once per clock
t
OUT
IN
RC =
= V
= 0mA
t
REF
RAS (MAX);
DD
t
for DQ, DQS, and DM
RC = minimum
t
CK =
Specifications and Conditions – 512MB
t
t
CK =
CK =
t
CK (MIN); I
t
CK =
t
t
CK (MIN); CKE = LOW
CK (MIN);
t
CK (MIN); DQ, DM and DQS inputs changing
t
RC allowed;
Reads; Continuous burst; One device bank
OUT
CKE = (LOW)
= 0mA; Address and control inputs
t
CK =
t
CK (MIN); Address and
t
t
One device bank
RC =
RFC = 7.8125µs
14
t
RC =
t
(Burst = 4) with
RFC (MIN)
t
CK =
t
t
CK =
RC (MIN);
Micron Technology, Inc., reserves the right to change products or specifications without notice.
t
t
CK
CK =
t
CK
512MB, 1GB (x64) PC3200
I
I
I
I
I
I
I
DD5A
DD4W
I
I
I
SYM
I
I
DD2P
DD3P
DD3N
DD4R
DD2F
DD5
DD6
DD7
DD0
DD1
200-PIN DDR SODIMM
a
a
b
b
a
b
b
b
b
a
a
b
A
£ +70°C; V
MAX
1,112
1,392
1,120
1,632
1,512
4,160
3,792
-40B
960
640
64
96
64
DD
DD
, V
2p (CKE LOW) mode.
UNITS
DD
mA
mA
mA
mA
mA
mA
mA
©2003 Micron Technology, Inc.
mA
mA
mA
mA
mA
Q = +2.6V ±0.1V
21, 28, 44
21, 28, 44
NOTES
20, 42
20, 42
20, 42
20, 44
24, 44
20, 43
45
41
20
9

Related parts for MT16VDDF12864HG-40B