MT9080BPR Zarlink Semiconductor, Inc., MT9080BPR Datasheet - Page 4

no-image

MT9080BPR

Manufacturer Part Number
MT9080BPR
Description
SMX-Switch, SMX-Switch Matrix Module
Manufacturer
Zarlink Semiconductor, Inc.
Datasheet
MT9080B
Pin Description
2-104
46-61
65-68
70-73
75-78 D8o-D11o Output Data Bus. See description for pins 65-68.
80-83 D12o-D15
Pin #
62
63
64
69
74
79
84
D0o-D3o Output Data Bus. These three state outputs are part of a 16 bit data bus which is used to
D4o-D7o Output Data Bus. See description for pins 65-68.
A0-A15
Name
V
V
V
V
V
V
CD
o
DD
DD
SS
SS
SS
SS
CMOS
Address Bus. These inputs have three different functions. Inputs A0-A10 are used to
address internal memory locations during read or write operations in all modes except Shift
Register mode. In Shift Register mode, the levels latched in on A0-A10 program the delay
through the device. When the ME pin is tied high, the data latched in on A0-A15 is clocked
out on to the data bus (D0o-D15o).
Change Detect. Open drain output which is pulled low when a change in the memory
contents from one frame to the next is detected by a Cyclic Redundancy Check (CRC).
Changes in memory contents resulting from microprocessor access do not cause CD to go
low. The output is reset to its normal high impedance state when the DS input is strobed,
while the device has been selected (CS is low).
Supply Voltage. +5V.
Ground.
clock out data from the device. Data is clocked out with the rising edge of the clock. See
Figures 24 to 26 for timing information. The bus is actively driven when ODE is tied high. It is
disabled when ODE is tied low. Tying CS high will also disable the output data bus in all
modes except Connect Memory and Shift Register Modes.
Ground.
Ground.
Ground.
Output Data Bus. See description for pins 65-68.
Supply Voltage. +5V.
Description

Related parts for MT9080BPR