xc6vcx75t Xilinx Corp., xc6vcx75t Datasheet - Page 36

no-image

xc6vcx75t

Manufacturer Part Number
xc6vcx75t
Description
Virtex-6 Cxt Family Data Sheet
Manufacturer
Xilinx Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC6VCX75T
Manufacturer:
XILINX
0
Part Number:
xc6vcx75t-1FF484C
Manufacturer:
XILINX
Quantity:
624
Part Number:
xc6vcx75t-1FF484C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
xc6vcx75t-1FF484C
Manufacturer:
XILINX
0
Part Number:
xc6vcx75t-1FF484I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
xc6vcx75t-1FF784C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
xc6vcx75t-1FFG484C
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
xc6vcx75t-1FFG784C
Manufacturer:
XILINX
Quantity:
13
Part Number:
xc6vcx75t-1FFG784I
Manufacturer:
XilinxInc
Quantity:
3 000
CLB Distributed RAM Switching Characteristics (SLICEM Only)
Table 48: CLB Distributed RAM Switching Characteristics
CLB Shift Register Switching Characteristics (SLICEM Only)
Table 49: CLB Shift Register Switching Characteristics
DS153 (v1.4) July 28, 2010
Advance Product Specification
Notes:
1.
2.
Notes:
1.
Sequential Delays
T
T
Setup and Hold Times Before/After Clock CLK
T
T
T
T
Clock CLK
T
T
Sequential Delays
T
T
T
Setup and Hold Times Before/After Clock CLK
T
T
T
Clock CLK
T
AS
SHCKO
SHCKO_1
DS
WS
CECK
MPW
MCP
REG
REG_MUX
REG_M31
WS
CECK
DS
MPW
/T
/T
/T
A Zero “0” Hold Time listing indicates no hold time or a negative hold time. Negative values cannot be guaranteed “best-case”, but if a “0” is
listed, there is no positive hold time.
T
A Zero “0” Hold Time listing indicates no hold time or a negative hold time. Negative values cannot be guaranteed “best-case”, but if a “0” is
listed, there is no positive hold time.
/T
/T
AH
SHCKO
DH
DH
WH
/T
WH
/T
Symbol
Symbol
CKCE
CKCE
also represents the CLK to XMUX output. Refer to the TRACE report for the CLK to XMUX path.
Clock to A – B outputs
Clock to AMUX – BMUX outputs
A – D inputs to CLK
Address An inputs to clock
WE input to clock
CE input to CLK
Minimum pulse width
Minimum clock period
Clock to A – D outputs
Clock to AMUX – DMUX output
Clock to DMUX output via M31 output
WE input
CE input to CLK
A – D inputs to CLK
Minimum pulse width
Description
Description
www.xilinx.com
0.40/–0.01
0.41/–0.02
0.09/–0.01
0.10/–0.02
0.88/0.22
0.27/0.70
0.94/0.24
1.36
1.71
2.00
1.00
1.58
1.93
1.55
0.85
-2
-2
Virtex-6 CXT Family Data Sheet
Speed Grade
Speed Grade
0.48/–0.01
0.11/–0.01
1.01/0.26
0.31/0.80
0.46/0.00
0.10/0.00
1.08/0.28
1.56
1.96
1.15
2.30
1.82
2.22
1.78
0.98
-1
-1
ns, Max
ns, Max
ns, Max
ns, Max
ns, Max
ns, Min
ns, Min
ns, Min
ns, Min
ns, Min
ns, Min
ns, Min
ns, Min
ns, Min
ns, Min
Units
Units
36

Related parts for xc6vcx75t