lpc2478fet208 NXP Semiconductors, lpc2478fet208 Datasheet - Page 40

no-image

lpc2478fet208

Manufacturer Part Number
lpc2478fet208
Description
Single-chip 16-bit/32-bit Micro; 512 Kb Flash, Ethernet, Can, Lcd, Usb 2.0 Device/host/otg, External Memory Interface Semiconductors
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LPC2478FET208
Manufacturer:
NXP
Quantity:
886
Part Number:
LPC2478FET208
Manufacturer:
NXP
Quantity:
5 000
Part Number:
LPC2478FET208
0
Part Number:
lpc2478fet208,551
Quantity:
9 999
Part Number:
lpc2478fet208,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
lpc2478fet208551
Manufacturer:
NXP Semiconductors
Quantity:
135
NXP Semiconductors
LPC2478_1
Preliminary data sheet
7.21.1 Features
7.22.1 Features
7.22 General purpose 32-bit timers/external event counters
The LPC2478 includes four 32-bit Timer/Counters. The Timer/Counter is designed to
count cycles of the system derived clock or an externally-supplied clock. It can optionally
generate interrupts or perform other actions at specified timer values, based on four
match registers. The Timer/Counter also includes four capture inputs to trap the timer
value when an input signal transitions, optionally generating an interrupt.
The interface has separate input/output channels each of which can operate in master
or slave mode.
Capable of handling 8-bit, 16-bit, and 32-bit word sizes.
Mono and stereo audio data supported.
The sampling frequency can range from 16 kHz to 48 kHz (16, 22.05, 32, 44.1,
48) kHz.
Configurable word select period in master mode (separately for I
Two 8 word FIFO data buffers are provided, one for transmit and one for receive.
Generates interrupt requests when buffer levels cross a programmable boundary.
Two DMA requests, controlled by programmable buffer levels. These are connected
to the GPDMA block.
Controls include reset, stop, and mute options separately for I
A 32-bit Timer/Counter with a programmable 32-bit prescaler.
Counter or Timer operation.
Up to four 32-bit capture channels per timer, that can take a snapshot of the timer
value when an input signal transitions. A capture event may also optionally generate
an interrupt.
Four 32-bit match registers that allow:
– Continuous operation with optional interrupt generation on match.
– Stop timer on match with optional interrupt generation.
– Reset timer on match with optional interrupt generation.
Up to four external outputs corresponding to match registers, with the following
capabilities:
– Set LOW on match.
– Set HIGH on match.
– Toggle on match.
– Do nothing on match.
Rev. 01 — 6 July 2007
Fast communication chip
2
S input and I
2
S input and output).
LPC2478
© NXP B.V. 2007. All rights reserved.
2
S output.
40 of 76

Related parts for lpc2478fet208