s5935qrc Applied Micro Circuits Corporation (AMCC), s5935qrc Datasheet - Page 84

no-image

s5935qrc

Manufacturer Part Number
s5935qrc
Description
Pci Product
Manufacturer
Applied Micro Circuits Corporation (AMCC)
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S5935QRC
Manufacturer:
TECCOR
Quantity:
12 000
S5935 – PCI Product
Table 36. Interrupt Control/Status Register
84
31:24
11:10
9:8
7:5
Bit
23
22
21
20
19
18
17
16
15
14
13
12
4
DS1527
Reserved. Always zero.
Interrupt asserted. This read-only status bit indicates that one or more interrupt conditions is present. This bit is
nothing more than the ORing of the interrupt conditions described by bits, 20, 17 and 16 of this register.
Reserved. Always zero.
Master/Target Abort. This bit signifies that an interrupt has been generated due to the S5935 encountering a Master
or Target abort during an S5935 initiated PCI bus cycle. This bit operates as read or write one clear. Writing a one to
this bit causes it to be cleared. Writing a zero to this bit does nothing.
BIST. Built-In Self-Test interrupt. This interrupt occurs when a self test is initiated by the PCI interface writing of the
BIST configuration register. This bit will stay set until cleared by writing a one to this location. Self test completion
codes may be passed to the PCI BIST register by writing to the AGCSTS register.
Read Transfer Complete. This bit signifies that an interrupt has been generated due to the completion of a PCI bus
master operation involving the transfer of data from the PCI bus to the Add-On. This interrupt will occur when the
Master Read Transfer Count register reaches zero. This bit operates as read or write one clear. A write to this bit
with the data of one will cause this bit to be reset; a write to this bit with the data of zero will not change the state of
this bit.
Write Transfer Complete. This bit signifies that an interrupt has been generated due to the completion of a PCI bus
master operation involving the transfer of data to the PCI bus from the Add-On. This interrupt will occur when the
Master Write Transfer Count register reaches zero. This bit operates as read or write one clear. A write to this bit
with the data of one will cause this bit to be reset; a write to this bit with the data of zero will not change the state of
this bit.
Outgoing Mailbox Interrupt. This bit sets when the mailbox selected by bits 12 through 8 of this register is read by
the PCI interface. This bit operates as read or write one clear. A write to this bit with the data as one will cause this
bit to be reset; a write to this bit with the data as zero will not change the state of this bit.
Incoming Mailbox Interrupt. This bit sets when the mailbox selected by bits 4 through 0 of this register are written by
the PCI interface. This bit operates as read or write one clear. A write to this bit with the data of one will cause this
bit to be reset; a write to this bit with the data as zero will not change the state of this bit.
Interrupt on Read Transfer Complete. This bit enables the occurrence of an interrupt when the read transfer count
reaches zero. This bit is read/write.
Interrupt on Write Transfer Complete. This bit enables the occurrence of an interrupt when the write transfer count
reaches zero. This bit is read/write.
Reserved. Always zero.
Enable outgoing mailbox interrupt. This bit allows a read by the PCI of the outgoing mailbox register identified by
bits 11 through 8 to produce an Add-On interface interrupt. This bit is read/write.
Outgoing Mailbox Interrupt Select. This field selects which of the four outgoing mailboxes is to be the source for
causing an outgoing mailbox interrupt. [00]b selects mailbox 1, [01]b selects mailbox 2, [10]b selects mailbox 3 and
[11]b selects mailbox 4. This field is read/write.
Outgoing Mailbox Byte Interrupt select. This field selects which byte of the mailbox selected by bits 11 and 10 above
is to actually cause the interrupt. [00]b selects byte 0, [01]b selects byte 1, [10]b selects byte 2, and [11]b selects
byte 3. This field is read/write.
Reserved. Always zero.
Enable incoming mailbox interrupt. This bit allows a write from the PCI bus to the incoming mailbox register identi-
fied by bits 3 through 0 to produce an Add-On interface interrupt. This bit is read/write.
Description
Revision 1.02 – June 27, 2006
AMCC Confidential and Proprietary
Data Book

Related parts for s5935qrc