k4j55323qi Samsung Semiconductor, Inc., k4j55323qi Datasheet - Page 9

no-image

k4j55323qi

Manufacturer Part Number
k4j55323qi
Description
256mbit Gddr3 Sdram
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
k4j55323qi-BC12
Manufacturer:
SAMSUNG
Quantity:
25 580
Part Number:
k4j55323qi-BC14
Manufacturer:
SAMSUNG
Quantity:
25 600
Part Number:
k4j55323qi-BC14
Manufacturer:
TI
Quantity:
101
Part Number:
k4j55323qi-BJ11
Manufacturer:
SAMSUNG
Quantity:
25 610
Part Number:
k4j55323qi-BJ11
Manufacturer:
INTEL
Quantity:
5
K4J55323QI
Write Latency
7.3 MODE REGISTER SET(MRS)
ing mode, test mode and various vendor specific options to make GDDR3 SDRAM useful for variety of different applications. The
default value of the mode register is not defined, therefore the mode register must be written after EMRS setting for the proper opera-
tion. The mode register is written by asserting low on CS, RAS, CAS and WE (The GDDR3 SDRAM should be in active mode with CKE
already high prior to writing into the mode register). The state of address pins A
CAS and WE going low is written in the mode register. Minimum clock cycles specified as tMRD are required to complete the write oper-
ation in the mode register. The mode register contents can be changed using the same command and clock cycle requirements during
operation as long as all banks are in the idle state. The mode register is divided into various fields depending on functionality. The Burst
length uses A
reset. A
RFU(Reserved for future use) should
stay "0" during MRS cycle
A
The mode register stores the data for controlling the various operating modes of GDDR3 SDRAM. It programs CAS latency, address-
BA
0
0
0
0
1
1
1
1
0
0
11
BA
1
0
9
1
A
0
0
1
1
0
0
1
1
BA
~ A
0
1
10
0
11
0
BA
are used for Write latency. Refer to the table for specific codes for various addressing modes and CAS latencies.
A
~ A
0
0
1
0
1
0
1
0
1
EMRS
A
0
9
MRS
n
1
. CAS latency (read latency from column address) uses A
~ A
Write Latency
A
0
Reserved
11
1
2
3
4
5
6
7
A
WL
10
A
Note : DLL reset is self-clearing
DLL
9
0
1
A
8
DLL Reset
DLL
A
8
Yes
No
Test Mode
CAS Latency
0
1
A
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
A
7
TM
2
A
7
Normal
mode
A
0
0
0
0
1
1
1
1
0
0
0
0
1
1
1
1
9 / 54
Test
6
A
A
0
0
1
1
0
0
1
1
0
0
1
1
0
0
1
1
6
5
CAS Latency
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
A
4
2
A
, A
5
0
Reserved(13)
Reserved(14)
Reserved(15)
CAS Latency
Reserved(4)
Reserved(5)
Reserved(6)
6
~ A
Reserved
Reserved
Reserved
Reserved
~ A
11
10
12
11
8
9
7
4
A
. A
and BA
Burst Type
4
A
0
1
7
3
256M GDDR3 SDRAM
is used for test mode. A
A
BT
0
Burst Type
, BA
3
Sequential
Reserved
Burst Length
1
in the same cycle as CS, RAS,
A
0
0
1
1
Rev. 1.3 May 2007
A
CL
1
2
A
0
1
0
1
0
Burst Length
A
1
8
Burst Length
is used for DLL
Reserved
Reserved
A
4
8
0

Related parts for k4j55323qi