W83194R-67B Winbond, W83194R-67B Datasheet - Page 3

no-image

W83194R-67B

Manufacturer Part Number
W83194R-67B
Description
100MHZ 3-DIMM CLOCK FOR VIA MVP4
Manufacturer
Winbond
Datasheet
5.0 PIN DESCRIPTION
IN - Input
OUT - Output
I/O - Bi-directional Pin
# - Active Low
* - Internal 250k
5.1 Crystal I/O
Xin
Xout
5.2 CPU, SDRAM, PCI, IOAPIC Clock Outputs
CPUCLK_F
CPUCLK[0:2]
*CPU_STOP#
SDRAM_F
SDRAM [ 0:11]
PCICLK_F/
*MODE
PCICLK0/*FS3
PCICLK [ 1:4 ]
BUFFER IN
S Y M B O L
S Y M B O L
pull-up
17,18,20,21,28
,29,31,32,34,
10,11,12,13
45,43,42
35,37,38
PIN
PIN
46
41
39
15
4
5
7
8
OUT
OUT
OUT
OUT
OUT
OUT
I/O
I/O
I/O
I/O
IN
IN
IN
- 3 -
Crystal input with internal loading capacitors and
feedback resistors.
Crystal output at 14.318MHz nominally.
Free running CPU clock. Not affected by
CPU_STOP#
Low skew (< 250ps) clock outputs for host
frequencies such as CPU, Chipset and Cache.
Powered by VddL2. Low if CPU_STOP# is low.
This asynchronous input halts CPUCLK[0:2] and
SDRAM(0:11) at logic level when driven low.
Free running SDRAM clock. Not affected by
CPU_STOP#
SDRAM clock outputs. Fanout buffer outputs from
BUFFER IN pin.(Controlled by chipset)
Free running PCI clock during normal operation.
Latched Input. Mode=1, Pin 2 is REF0; Mode=0,
Pin2 is PCI_STOP#
Low skew (< 250ps) PCI clock outputs.
Latched input for FS3 at initial power up for H/W
selecting the output frequency of CPU, SDRAM and
PCI clocks.
Low skew (< 250ps) PCI clock outputs. Synchronous
to CPU clocks with 1/-4ns skew(CPU early).
Inputs to fanout for SDRAM outputs.
Publication Release Date: Dec.. 1999
F U N C T I O N
F U N C T I O N
W83194R-67B
PRELIMINARY
Revision 0.50

Related parts for W83194R-67B