CY7C135 CYPRESS [Cypress Semiconductor], CY7C135 Datasheet - Page 8
CY7C135
Manufacturer Part Number
CY7C135
Description
4K x 8 Dual-Port Static RAM and 4K x 8 Dual-Port SRAM with Semaphores
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet
1.CY7C135.pdf
(12 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
CY7C135-15JXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Company:
Part Number:
CY7C135-25JC
Manufacturer:
CYPRESS
Quantity:
8 831
Company:
Part Number:
CY7C135-25JXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Company:
Part Number:
CY7C135-25JXI
Manufacturer:
Cypress Semiconductor Corp
Quantity:
135
Company:
Part Number:
CY7C135-25JXI
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Company:
Part Number:
CY7C135-35JC
Manufacturer:
CYPRESS
Quantity:
13 888
Company:
Part Number:
CY7C1350-100AC
Manufacturer:
SHARP
Quantity:
6 265
Company:
Part Number:
CY7C1350B-100AC
Manufacturer:
MARVELL
Quantity:
2 000
Company:
Part Number:
CY7C1350G-133AXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Switching Waveforms
Notes:
Document #: 38-06038 Rev. *B
Semaphore Read After Write Timing, Either Side (CY7C1342 only)
23. I/O
24. Semaphores are reset (available to both ports) at cycle start.
25. If t
22. CE = HIGH for the duration of the above timing (both write and read cycle).
Timing Diagram of Semaphore Contention (CY7C1342 only)
A 0R –A 2R
A 0L –A 2L
SPS
A
0R
0
SEM
–A
SEM R
R/W
SEM L
I/O
= I/O
R/W R
R/W L
is violated, it is guaranteed that only one side will gain access to the semaphore.
OE
2
0
0L
= LOW (request semaphore); CE
t
SA
(continued)
VALID ADDRESS
t
R
AW
= CE
WRITE CYCLE
t
t
PWE
SCE
L
t
= HIGH.
SD
DATA
t SPS
MATCH
MATCH
t
IN
HA
VALID
t
HD
t
SWRD
[23,24,25]
t
SOP
[22]
t
SOP
READ CYCLE
VALID ADDRESS
t
AA
t
DOE
t
ACE
DATA
OUT
VALID
CY7C1342
t
OHA
CY7C135
Page 8 of 12
1342–14
1342–15