CY8C32_12 CYPRESS [Cypress Semiconductor], CY8C32_12 Datasheet - Page 51

no-image

CY8C32_12

Manufacturer Part Number
CY8C32_12
Description
Manufacturer
CYPRESS [Cypress Semiconductor]
Datasheet
8. Analog Subsystem
The analog programmable system creates application specific
combinations of both standard and advanced analog signal
processing blocks. These blocks are then interconnected to
each other and also to any pin on the device, providing a high
level of design flexibility and IP security. The features of the
analog subsystem are outlined here to provide an overview of
capabilities and architecture.
The PSoC Creator software program provides a user friendly interface to configure the analog connections between the GPIO and
various analog resources and connections from one analog resource to another. PSoC Creator also provides component libraries that
allow you to configure the various analog blocks to perform application specific functions. The tool also generates API interface
libraries that allow you to write firmware that allows the communication between the analog peripheral and CPU/Memory.
Document Number: 001-56955 Rev. *N
Flexible, configurable analog routing architecture provided by
analog globals, analog mux bus, and analog local buses.
GPIO
Port
A
N
A
L
O
G
R
O
U
T
N
G
I
DAC
Figure 8-1. Analog Subsystem Block Diagram
Array
DSI
Distribution
Interface
Analog
Clock
CapSense Subsystem
Comparators
CMP
Registers
Config &
Status
Reference
Precision
CMP
Decimator
High resolution delta-sigma ADC.
One 8-bit DAC that provides either voltage or current output.
Two comparators with optional connection to configurable LUT
outputs.
CapSense subsystem to enable capacitive touch sensing.
Precision reference for generating an accurate analog voltage
for internal analog blocks.
PHUB
PSoC
A
N
A
L
O
G
R
O
U
T
N
G
I
CPU
GPIO
Port
®
3: CY8C32 Family
Data Sheet
Page 51 of 122

Related parts for CY8C32_12