SSTUM32868ET/G NXP [NXP Semiconductors], SSTUM32868ET/G Datasheet - Page 9

no-image

SSTUM32868ET/G

Manufacturer Part Number
SSTUM32868ET/G
Description
1.8 V 28-bit 1 : 2 configurable registered buffer with parity for DDR2-800 RDIMM applications
Manufacturer
NXP [NXP Semiconductors]
Datasheet
NXP Semiconductors
Table 3.
SSTUM32868_2
Product data sheet
Symbol
QCKE0A F2
QCKE0B H8
QCKE1A E2
QCKE1B F8
QODT0A N2
QODT0B M7
QODT1A P2
QODT1B M8
Output error
QERR
Parity input
PAR_IN
Program inputs
CSGEN
Clock inputs
CK
CK
Miscellaneous inputs
RESET
Pin
1 : 2 Register A (C = 0)
M3
L3
L2
L1
M1
M2
Pin description
…continued
1 : 2 Register B (C = 1)
U2
R8
V2
U8
K2
L7
J2
L8
M3
L3
L2
L1
M1
M2
Rev. 02 — 2 March 2007
1.8 V DDR2-800 configurable registered buffer with parity
Type
1.8 V
CMOS
outputs
1.8 V
CMOS
outputs
open-drain
output
SSTL_18
LVCMOS
input
differential
input
differential
input
LVCMOS
input
Description
Data outputs that will not be suspended
by the DCS0 and DCS1 control.
Data outputs that will not be suspended
by the DCS0 and DCS1 control.
Output error bit; generated on clock
cycle after the corresponding data
output.
Parity input. Arrives one clock cycle after
the corresponding data input.
Chip select gate enable. When HIGH,
the D1 to D28
only when at least one chip select input
is LOW during the rising edge of the
clock. When LOW, the D1 to D28
inputs will be latched and re-driven on
every rising edge of the clock.
Positive master clock input.
Negative master clock input.
Asynchronous reset input. Resets
registers and disables VREF data and
clock differential-input receivers.
SSTUM32868
[1]
inputs will be latched
© NXP B.V. 2007. All rights reserved.
[1]
9 of 30

Related parts for SSTUM32868ET/G