NAND01G-B STMICROELECTRONICS [STMicroelectronics], NAND01G-B Datasheet - Page 27

no-image

NAND01G-B

Manufacturer Part Number
NAND01G-B
Description
1 Gbit, 2 Gbit, 2112 Byte/1056 Word Page, 1.8V/3V, NAND Flash Memory
Manufacturer
STMICROELECTRONICS [STMicroelectronics]
Datasheet
NAND01G-B, NAND02G-B
6.3
6.3.1
6.3.2
Page Program
The Page Program operation is the standard operation to program data to the memory
array. Generally, data is programmed sequentially, however the device does support
Random Input within a page.
The memory array is programmed by page, however partial page programming is allowed
where any number of Bytes (1 to 2112) or Words (1 to 1056) can be programmed.
The maximum number of consecutive partial page program operations allowed in the same
page is eight. After exceeding this a Block Erase command must be issued before any
further program operations can take place in that page.
Sequential Input
To input data sequentially the addresses must be sequential and remain in one block.
For Sequential Input each Page Program operation consists of five steps (see
1.
2.
3.
4.
5.
Random Data Input
During a Sequential Input operation, the next sequential address to be programmed can be
replaced by a random address, by issuing a Random Data Input command. The following
two steps are required to issue the command:
1.
2.
Random Data Input can be repeated as often as required in any given page.
Once the program operation has started the Status Register can be read using the Read
Status Register command. During program operations the Status Register will only flag
errors for bits set to '1' that have not been successfully programmed to '0'.
During the program operation, only the Read Status Register and Reset commands will be
accepted, all other commands will be ignored.
Once the program operation has completed the P/E/R Controller bit SR6 is set to ‘1’ and the
Ready/Busy signal goes High.
The device remains in Read Status Register mode until another valid command is written to
the Command Interface.
one bus cycle is required to setup the Page Program (Sequential Input) command (see
Table
four or five bus cycles are then required to input the program address (refer to
and
the data is then loaded into the Data Registers
one bus cycle is required to issue the Page Program confirm command to start the
P/E/R Controller. The P/E/R will only start if the data has been loaded in step 3.
the P/E/R Controller then programs the data into the array.
one bus cycle is required to setup the Random Data Input command (see
two bus cycles are then required to input the new column address (refer to
Table
10)
7)
Device operations
Figure
Table
Table
Table 6
10)
10):
6)
27/64

Related parts for NAND01G-B