W9864G6 WINBOND [Winbond], W9864G6 Datasheet - Page 10

no-image

W9864G6

Manufacturer Part Number
W9864G6
Description
1M x 4 BANKS x 16 BITS SDRAM
Manufacturer
WINBOND [Winbond]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
W9864G6DH-6
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Company:
Part Number:
W9864G6DH-6
Quantity:
538
Part Number:
W9864G6EB-7
Manufacturer:
NEC
Quantity:
670
Part Number:
W9864G6EB-7
Manufacturer:
WB
Quantity:
27 456
Part Number:
W9864G6EB-7
Manufacturer:
WB
Quantity:
20 000
Part Number:
W9864G6EH-6
Manufacturer:
WINBOND/PBF
Quantity:
750
Part Number:
W9864G6EH-7
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Part Number:
W9864G6GB-7
Manufacturer:
WINBONG
Quantity:
20 000
Part Number:
W9864G6GH-6
Quantity:
6 250
Part Number:
W9864G6GH-6
Manufacturer:
WINBOND
Quantity:
6 250
Part Number:
W9864G6GH-6
Manufacturer:
WINBOND/华邦
Quantity:
20 000
Company:
Part Number:
W9864G6GH-6
Quantity:
396
Company:
Part Number:
W9864G6GH-6
Quantity:
65
Part Number:
W9864G6GH-7
Manufacturer:
WINBOND
Quantity:
5 530
Part Number:
W9864G6GH-7
Manufacturer:
WINBOND
Quantity:
5 120
Part Number:
W9864G6GH-7
Manufacturer:
WINBOND
Quantity:
1 000
W9864G6DB
Auto Precharge Command
If A10 is set to high when the Read or Write Command is issued, then the auto-precharge function is
entered. During auto-precharge, a Read Command will execute as normal with the exception that the
active bank will begin to precharge automatically before all burst read cycles have been completed.
Regardless of burst length, it will begin a certain number of clocks prior to the end of the scheduled
burst cycle. The number of clocks is determined by CAS latency.
A Read or Write Command with auto-precharge cannot be interrupted before the entire burst
operation is completed for the same bank. Therefore, use of a Read, Write, or Precharge Command is
prohibited during a read or write cycle with auto-precharge. Once the precharge operation has started,
the bank cannot be reactivated until the Precharge time (t
) has been satisfied. Issue of Auto-
RP
Precharge command is illegal if the burst is set to full page length. If A10 is high when a Write
Command is issued, the Write with Auto-Precharge function is initiated. The SDRAM automatically
enters the precharge operation one clock delay from the last burst write cycle. This delay is referred to
as write t
. The bank undergoing auto-precharge cannot be reactivated until t
and t
are satisfied.
DPL
DPL
RP
This is referred to as t
, Data-in to Active delay (t
= t
+ t
). When using the Auto-precharge
DAL
DAL
DPL
RP
Command, the interval between the Bank Activate Command and the beginning of the internal
precharge operation must satisfy t
(min).
RAS
Precharge Command
The Precharge Command is used to precharge or close a bank that has been activated. The
Precharge Command is entered when CS , RAS and WE are low and CAS is high at the rising
edge of the clock. The Precharge Command can be used to precharge each bank separately or all
banks simultaneously. Three address bits, A10, BS0, and BS1 are used to define which bank(s) is to
be precharged when the command is issued. After the Precharge Command is issued, the precharged
bank must be reactivated before a new read or write access can be executed. The delay between the
Precharge Command and the Activate Command must be greater than or equal to the Precharge time
(t
).
RP
Self Refresh Command
The Self Refresh Command is defined by having CS , RAS , CAS and CKE held low with WE
high at the rising edge of the clock. All banks must be idle prior to issuing the Self Refresh Command.
Once the command is registered, CKE must be held low to keep the device in Self Refresh mode.
When the SDRAM has entered Self Refresh mode all of the external control signals, except CKE, are
disabled. The clock is internally disabled during Self Refresh Operation to save power. The device will
exit Self Refresh operation after CKE is returned high. A minimum delay time is required when the
device exits Self Refresh Operation and before the next command can be issued. This delay is equal
to the t
cycle time plus the Self Refresh exit time.
AC
If, during normal operation, AUTO REFRESH cycles are issued in bursts (as opposed to being evenly
distributed), a burst of 4,096 AUTO REFRESH cycles should be completed just prior to entering and
just after exiting the self refresh mode.
Power Down Mode
The Power Down mode is initiated by holding CKE low. All of the receiver circuits except CKE are
gated off to reduce the power. The Power Down mode does not perform any refresh operations,
therefore the device can not remain in Power Down mode longer than the Refresh period (t
) of the
REF
device.
- 10 -

Related parts for W9864G6