H57V2562GFR-60C HYNIX [Hynix Semiconductor], H57V2562GFR-60C Datasheet - Page 20

no-image

H57V2562GFR-60C

Manufacturer Part Number
H57V2562GFR-60C
Description
256Mb Synchronous DRAM based on 4M x 4Bank x16 I/O
Manufacturer
HYNIX [Hynix Semiconductor]
Datasheet
Note :
1. H: Logic High, L: Logic Low, X: Don
2. All entries assume that CKE was active during the preceding clock cycle.
3. If both banks are idle and CKE is inactive, then in power down cycle
4. Illegal to bank in specified states. Function may be legal in the bank indicated by Bank Address,
5. If both banks are idle and CKE is inactive, then Self Refresh mode.
6. Illegal if t
7. Illegal if t
8. Must satisfy burst interrupt condition.
9. Must satisfy bus contention, bus turn around, and/or write recovery requirements.
10. Must mask preceding data which don
11. Illegal if t
12. Illegal for single bank, but legal for other banks in multi-bank devices.
13. Illegal for all banks.
Rev 1.0 / Aug. 2009
depending on the state of that bank.
RCD
RAS
RRD
is not satisfied.
is not satisfied.
is not satisfied
'
t care, BA: Bank Address, AP: Auto Precharge.
'
t satisfy t
DPL
.
Synchronous DRAM Memory 256Mbit
H57V2562GFR Series
20

Related parts for H57V2562GFR-60C