S912XEG128J2MAL Freescale Semiconductor, S912XEG128J2MAL Datasheet - Page 185

no-image

S912XEG128J2MAL

Manufacturer Part Number
S912XEG128J2MAL
Description
16-bit Microcontrollers - MCU 16BIT 128K FLASH 16K RAM
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of S912XEG128J2MAL

Rohs
yes
Core
RISC
Processor Series
HCS12X
Data Bus Width
16 bit
Maximum Clock Frequency
50 MHz
Program Memory Size
128 KB
Data Ram Size
12 KB
On-chip Adc
Yes
Operating Supply Voltage
5 V
Operating Temperature Range
- 40 C to + 125 C
Package / Case
LQFP-112
Mounting Style
SMD/SMT
A/d Bit Size
12 bit
A/d Channels Available
8
Data Rom Size
4 KB
Interface Type
CAN, I2C, SCI, SPI
Maximum Operating Temperature
+ 125 C
Minimum Operating Temperature
- 40 C
On-chip Dac
Yes
Program Memory Type
Flash
Supply Voltage - Max
5.5 V
Supply Voltage - Min
3.13 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S912XEG128J2MAL
Manufacturer:
NXP/恩智浦
Quantity:
20 000
2.4.4
Ports P, H and J offer pin interrupt capability. The interrupt enable as well as the sensitivity to rising or
falling edges can be individually configured on per-pin basis. All bits/pins in a port share the same interrupt
vector. Interrupts can be used with the pins configured as inputs or outputs.
An interrupt is generated when a bit in the port interrupt flag register and its corresponding port interrupt
enable bit are both set. The pin interrupt feature is also capable to wake up the CPU when it is in STOP or
WAIT mode.
A digital filter on each pin prevents pulses
interrupt. The minimum time varies over process conditions, temperature and voltage
Table
Freescale Semiconductor
2-104).
Pin interrupts
Glitch, filtered out, no interrupt flag set
Valid pulse, interrupt flag set
1. These values include the spread of the oscillator frequency over temper-
Figure 2-108. Interrupt Glitch Filter on Port P, H and J (PPS=0)
Uncertain
ature, voltage and process.
Ignored
Pulse
Valid
MC9S12XE-Family Reference Manual Rev. 1.25
Table 2-104. Pulse Detection Criteria
t
pign
t
pval
3 < t
(Figure
t
t
pulse
pulse
pulse
STOP
uncertain
< 4
≤ 3
≥ 4
2-109) shorter than a specified time from generating an
bus clocks
bus clocks
bus clocks
Unit
Mode
Chapter 2 Port Integration Module (S12XEPIMV1)
t
pign
STOP
< t
t
t
pulse
pulse
pulse
(1)
≤ t
< t
≥ t
pign
pval
pval
(Figure 2-108
and
185

Related parts for S912XEG128J2MAL