M95M01-DFDW6TP STMicroelectronics, M95M01-DFDW6TP Datasheet - Page 23

no-image

M95M01-DFDW6TP

Manufacturer Part Number
M95M01-DFDW6TP
Description
EEPROM 1Mb SPI bus EEPROM 256kB 16MHz
Manufacturer
STMicroelectronics
Datasheet

Specifications of M95M01-DFDW6TP

Rohs
yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95M01-DFDW6TP
Manufacturer:
ST
0
M95M01-DF M95M01-R
6.6
Figure 13. Byte Write (WRITE) sequence
S
C
D
Q
When the highest address is reached, the address counter rolls over to zero, allowing the
Read cycle to be continued indefinitely. The whole memory can, therefore, be read with a
single READ instruction.
The Read cycle is terminated by driving Chip Select (S) high. The rising edge of the Chip
Select (S) signal can occur at any time during the cycle.
The instruction is not accepted, and is not executed, if a Write cycle is currently in progress.
Table 7.
1. Bits A23 to A17 are Don’t Care.
Write to Memory Array (WRITE)
As shown in
low. The bits of the instruction byte, address byte, and at least one data byte are then shifted
in, on Serial Data Input (D).
The instruction is terminated by driving Chip Select (S) high at a byte boundary of the input
data. The self-timed Write cycle, triggered by the Chip Select (S) rising edge, continues for a
period t
end of which the Write in Progress (WIP) bit is reset to 0.
In the case of
has been latched in, indicating that the instruction is being used to write a single byte.
However, if Chip Select (S) continues to be driven low, as shown in
of input data is shifted in, so that more than a single byte, starting from the given address
towards the end of the same page, can be written in a single internal Write cycle.
Each time a new data byte is shifted in, the least significant bits of the internal address
counter are incremented. If more bytes are sent than will fit up to the end of the page, a
condition known as “roll-over” occurs. In case of roll-over, the bytes exceeding the page size
are overwritten from location 0 of the same page.
Address significant bits
W
0
(as specified in AC characteristics in
1
High impedance
Address range bits
Figure
2
Figure
Instruction
3
4
13, to send this instruction to the device, Chip Select (S) is first driven
13, Chip Select (S) is driven high after the eighth bit of the data byte
5
6
7
Doc ID 13264 Rev 11
23
8
22 21
9 10
24-bit address
3
28 29 30 31 32 33 34 35
2
Section 9: DC and AC
1
0
7
6
5
Data byte
4
3
36 37 38
A16-A0
Figure
2
parameters), at the
1
(1)
0
39
14, the next byte
MS30905V1
Instructions
23/45

Related parts for M95M01-DFDW6TP