M95M01-DFDW6TP STMicroelectronics, M95M01-DFDW6TP Datasheet - Page 30
M95M01-DFDW6TP
Manufacturer Part Number
M95M01-DFDW6TP
Description
EEPROM 1Mb SPI bus EEPROM 256kB 16MHz
Manufacturer
STMicroelectronics
Datasheet
1.M95M01-DFDW6TP.pdf
(45 pages)
Specifications of M95M01-DFDW6TP
Rohs
yes
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Power-up and delivery state
7
7.1
7.2
30/45
Power-up and delivery state
Power-up state
After power-up, the device is in the following state:
The SRWD, BP1 and BP0 bits of the Status Register are unchanged from the previous
power-down (they are non-volatile bits).
Initial delivery state
The device is delivered with the memory array set to all 1s (each byte = FFh). The Status
Register Write Disable (SRWD) and Block Protect (BP1 and BP0) bits are initialized to 0.
Standby power mode,
deselected (after power-up, a falling edge is required on Chip Select (S) before any
instructions can be started),
not in the Hold condition,
the Write Enable Latch (WEL) is reset to 0,
Write In Progress (WIP) is reset to 0.
Doc ID 13264 Rev 11
M95M01-DF M95M01-R