PCA9561D-T NXP Semiconductors, PCA9561D-T Datasheet - Page 10

no-image

PCA9561D-T

Manufacturer Part Number
PCA9561D-T
Description
EEPROM QUAD 6-BT MULTIPLEX I2C EEPROM
Manufacturer
NXP Semiconductors
Datasheet

Specifications of PCA9561D-T

Product Category
EEPROM
Rohs
yes
Mounting Style
SMD/SMT
Package / Case
SOT-163
Factory Pack Quantity
2000
Part # Aliases
PCA9561D,118
NXP Semiconductors
PCA9561
Product data sheet
Fig 7.
SDA
SCL
System configuration
TRANSMITTER/
RECEIVER
7.2 System configuration
MASTER
7.3 Acknowledge
A device generating a message is a ‘transmitter’; a device receiving is the ‘receiver’. The
device that controls the message is the ‘master’ and the devices which are controlled by
the master are the ‘slaves’ (see
The number of data bytes transferred between the START and the STOP conditions from
transmitter to receiver is not limited. Each byte of eight bits is followed by one
acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter,
whereas the master generates an extra acknowledge related clock pulse.
A slave receiver which is addressed must generate an acknowledge after the reception of
each byte. Also a master must generate an acknowledge after the reception of each byte
that has been clocked out of the slave transmitter. The device that acknowledges has to
pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable
LOW during the HIGH period of the acknowledge related clock pulse; set-up and hold
times must be taken into account.
A master receiver must signal an end of data to the transmitter by not generating an
acknowledge on the last byte that has been clocked out of the slave. In this event, the
transmitter must leave the data line HIGH to enable the master to generate a STOP
condition.
Fig 8.
RECEIVER
Acknowledgement on the I
SLAVE
SCL from master
by transmitter
data output
by receiver
data output
All information provided in this document is subject to legal disclaimers.
Rev. 4 — 6 November 2012
TRANSMITTER/
RECEIVER
condition
START
SLAVE
S
Figure
Quad 6-bit multiplexed I
2
C-bus
TRANSMITTER
1
7).
MASTER
2
TRANSMITTER/
RECEIVER
MASTER
acknowledgement
not acknowledge
SLAVE
clock pulse for
acknowledge
2
C-bus EEPROM DIP switch
8
MULTIPLEXER
PCA9561
© NXP B.V. 2012. All rights reserved.
002aaa987
I
2
9
C-BUS
002aaa966
10 of 26

Related parts for PCA9561D-T