SC16IS762IBS NXP Semiconductors, SC16IS762IBS Datasheet - Page 33

no-image

SC16IS762IBS

Manufacturer Part Number
SC16IS762IBS
Description
UART Interface IC I2C/SPI-UARTBRIDGE W/IRDA AND GPIO
Manufacturer
NXP Semiconductors
Type
RS-232 or RS-485 or IrDAr
Datasheet

Specifications of SC16IS762IBS

Product Category
UART Interface IC
Rohs
yes
Number Of Channels
2
Data Rate
5 Mbps
Supply Voltage - Max
3.6 V
Supply Voltage - Min
2.3 V
Supply Current
6 mA
Maximum Operating Temperature
+ 95 C
Minimum Operating Temperature
- 40 C
Package / Case
HVQFN-32
Mounting Style
SMD/SMT
Operating Supply Voltage
2.5 V, 3.3 V
Factory Pack Quantity
2450
Part # Aliases
SC16IS762IBS,157

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC16IS762IBS
Manufacturer:
NXP
Quantity:
717
Part Number:
SC16IS762IBS
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Company:
Part Number:
SC16IS762IBS
Quantity:
2 160
Part Number:
SC16IS762IBSЈ¬151
Manufacturer:
NXP
Quantity:
545
NXP Semiconductors
9. RS-485 features
SC16IS752_SC16IS762
Product data sheet
8.21 Enhanced Features Register (EFR)
9.1 Auto RS-485 RTS control
9.2 RS-485 RTS output inversion
This 8-bit register enables or disables the enhanced features of the UART.
shows the Enhanced Features Register bit settings.
Table 31.
Normally the RTS pin is controlled by MCR bit 1, or if hardware flow control is enabled, the
logic state of the RTS pin is controlled by the hardware flow control circuitry. EFCR
register bit 4 will take the precedence over the other two modes; once this bit is set, the
transmitter will control the state of the RTS pin. The transmitter automatically asserts the
RTS pin (logic 0) once the host writes data to the transmit FIFO, and de-asserts RTS pin
(logic 1) once the last bit of the data has been transmitted.
To use the auto RS-485 RTS mode the software would have to disable the hardware flow
control function.
EFCR bit 5 reverses the polarity of the RTS pin if the UART is in auto RS-485 RTS mode.
When the transmitter has data to be sent it de-asserts the RTS pin (logic 1), and when the
last bit of the data has been sent out the transmitter asserts the RTS pin (logic 0).
Bit
7
6
5
4
3:0
Symbol
EFR[7]
EFR[6]
EFR[5]
EFR[4]
EFR[3:0]
Enhanced Features Register bits description
All information provided in this document is subject to legal disclaimers.
Dual UART with I
Description
these bits. See
CTS flow control enable.
RTS flow control enable.
Special character detect.
Enhanced functions enable bit.
Combinations of software flow control can be selected by programming
Rev. 9 — 22 March 2012
logic 0 = CTS flow control is disabled (normal default condition)
logic 1 = CTS flow control is enabled. Transmission will stop when a
HIGH signal is detected on the CTS pin.
logic 0 = RTS flow control is disabled (normal default condition)
logic 1 = RTS flow control is enabled. The RTS pin goes HIGH when
the receiver FIFO halt trigger level TCR[3:0] is reached, and goes
LOW when the receiver FIFO resume transmission trigger level
TCR[7:4] is reached.
logic 0 = special character detect disabled (normal default condition)
logic 1 = special character detect enabled. Received data is compared
with Xoff2 data. If a match occurs, the received data is transferred to
FIFO and IIR[4] is set to a logical 1 to indicate a special character has
been detected.
logic 0 = disables enhanced functions and writing to IER[7:4],
FCR[5:4], MCR[7:5].
logic 1 = enables the enhanced function IER[7:4], FCR[5:4], and
MCR[7:5] so that they can be modified.
Table 3 “Software flow control options
SC16IS752; SC16IS762
2
C-bus/SPI interface, 64-byte FIFOs, IrDA SIR
© NXP B.V. 2012. All rights reserved.
(EFR[3:0])”.
Table 31
33 of 60

Related parts for SC16IS762IBS