DS26528GA4 Maxim Integrated, DS26528GA4 Datasheet - Page 154

no-image

DS26528GA4

Manufacturer Part Number
DS26528GA4
Description
Network Controller & Processor ICs
Manufacturer
Maxim Integrated
Datasheet

Specifications of DS26528GA4

Part # Aliases
90-26528-GA4
Register Name:
Register Description:
Register Address:
Register Name:
Register Description:
Register Address:
Bit #
Name
Default
Bits 2 to 0: Receive Spare Code Length Definition Bits (RSC[2:0]).
Bit #
Name
Default
Bit 2: Receive BERT Port Direction Control (RBPDIR).
Bit 1: Receive BERT Port Framed/Unframed Select (RBPFUS) (T1 Mode Only).
Bit 0: Receive BERT Port Enable (RBPEN).
RSC2
0
0
0
0
1
1
1
1
0 = Normal (line) operation. Receive BERT port receives data from the receive framer.
1 = System (backplane) operation. Receive BERT port receives data from the transmit path. The transmit
path enters the receive BERT on the line side of the elastic store (if enabled).
0 = The receive BERT will not clock data from the F-bit position (framed).
1 = The receive BERT will clock data from the F-bit position (unframed).
0 = Receive BERT port is not active.
1 = Receive BERT port is active.
RSC1
7
0
7
0
0
0
1
1
0
0
1
1
T1RSCC (T1 Mode Only)
In-Band Receive Spare Control Register
089h + (200h x n): where n = 0 to 7, for Ports 1 to 8
RXPC
Receive Expansion Port Control Register
08Ah + (200h x n): where n = 0 to 7, for Ports 1 to 8
RSC0
0
1
0
1
0
1
0
1
6
0
6
0
LENGTH SELECTED
5
0
5
0
(BITS)
8:16
1
2
3
4
5
6
7
154 of 276
4
0
4
0
3
0
3
0
RBPDIR
RBPDIR
DS26528 Octal T1/E1/J1 Transceiver
RSC2
2
0
2
0
RBPFUS
RSC1
1
0
1
0
RBPEN
RBPEN
RSC0
0
0
0
0

Related parts for DS26528GA4