89H48H12G3YCHLG IDT, 89H48H12G3YCHLG Datasheet - Page 16

no-image

89H48H12G3YCHLG

Manufacturer Part Number
89H48H12G3YCHLG
Description
Peripheral Drivers & Components - PCIs
Manufacturer
IDT
Datasheet

Specifications of 89H48H12G3YCHLG

Rohs
yes
IDT 89HPES48H12G2 Data Sheet
T
T
DATA
T
T
T
T
PCIe Receive
UI
T
T
MAX JITTER
T
T
T
T
T
TX-IDLE-SET-TO-IDLE
TX-IDLE-TO-DIFF-
TX-SKEW
MIN-PULSED
TX-HF-DJ-DD
RF-MISMATCH
RX-EYE (with jitter)
RX-EYE-MEDIUM TO
RX-SKEW
RX-HF-RMS
RX-HF-DJ-DD
RX-LF-RMS
RX-MIN-PULSE
1.
Parameter
Minimum, Typical, and Maximum values meet the requirements under PCI Specification 2.0
Maximum time to transition to a valid Idle after sending
an Idle ordered set
Maximum time to transition from valid idle to diff data
Transmitter data skew between any 2 lanes
Minimum Instantaneous Lone Pulse Width
Transmitter Deterministic Jitter > 1.5MHz Bandwidth
Rise/Fall Time Differential Mismatch
Unit Interval
Minimum Receiver Eye Width (jitter tolerance)
Max time between jitter median & max deviation
Lane to lane input skew
1.5 — 100 MHz RMS jitter (common clock)
Maximum tolerable DJ by the receiver (common clock)
10 KHz to 1.5 MHz RMS jitter (common clock)
Minimum receiver instantaneous eye width
GPIO
GPIO[8:0]
1.
they are asynchronous.
2.
GPIO signals must meet the setup and hold times if they are synchronous or the minimum pulse width if
The values for this symbol were determined by calculation, not by testing.
Signal
1
Description
Table 10 PCIe AC Timing Characteristics (Part 2 of 2)
Symbol
Table 11 GPIO AC Timing Characteristics
Tpw
2
Reference
Edge
16 of 44
None
Min
399.88
0.4
Min Max Unit
50
1
Gen 1
Typ
400
NA
NA
NA
NA
NA
NA
NA
1
Max
400.12
ns
1.3
0.3
20
8
8
1
Reference
Diagram
Timing
Min
199.94
0.9
0.4
0.6
1
Gen 2
Typ
1
Max
200.06
November 28, 2011
0.15
1.3
0.1
3.4
4.2
88
8
8
8
1
Units
ns
ns
ps
ns
ps
ps
ns
UI
UI
UI
UI
UI
ps
UI

Related parts for 89H48H12G3YCHLG