CY7C1515AV18-200BZC Cypress Semiconductor Corp, CY7C1515AV18-200BZC Datasheet - Page 6

no-image

CY7C1515AV18-200BZC

Manufacturer Part Number
CY7C1515AV18-200BZC
Description
IC SRAM 72MBIT 200MHZ 165TFBGA
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C1515AV18-200BZC

Format - Memory
RAM
Memory Type
SRAM - Synchronous, QDR II
Memory Size
72M (2M x 36)
Speed
200MHz
Interface
Parallel
Voltage - Supply
1.7 V ~ 1.9 V
Operating Temperature
0°C ~ 70°C
Package / Case
165-TFBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C1515AV18-200BZC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Pin Definitions
Document Number: 001-06985 Rev. *D
D
WPS
NWS
NWS
BWS
BWS
BWS
BWS
A
Q
RPS
C
C
K
K
CQ
Pin Name
[x:0]
[x:0]
0
1
2
3
0
1
,
,
,
,
,
Synchronous
Synchronous
Synchronous
Synchronous
Synchronous
Synchronous
Synchronous
Input Clock
Input Clock
Input Clock
Input Clock
Echo Clock
Outputs-
Input-
Input-
Input-
Input-
Input-
Input-
IO
Data Input Signals. Sampled on the rising edge of K and K clocks when valid write operations are active.
CY7C1511AV18 − D
CY7C1526AV18 − D
CY7C1513AV18 − D
CY7C1515AV18 − D
Write Port Select − Active LOW. Sampled on the rising edge of the K clock. When asserted active, a
write operation is initiated. Deasserting deselects the write port. Deselecting the write port ignores D
Nibble Write Select 0, 1 − Active LOW (CY7C1511AV18 Only). Sampled on the rising edge of the K
and K clocks when write operations are active . Used to select which nibble is written into the device during
the current portion of the write operations. NWS
All the Nibble Write Selects are sampled on the same edge as the data. Deselecting a Nibble Write Select
ignores the corresponding nibble of data and it is not written into the device .
Byte Write Select 0, 1, 2 and 3 − Active LOW. Sampled on the rising edge of the K and K clocks when
write operations are active. Used to select which byte is written into the device during the current portion
of the write operations. Bytes not written remain unaltered.
CY7C1526AV18 − BWS
CY7C1513AV18 − BWS
CY7C1515AV18 − BWS
BWS
All the Byte Write Selects are sampled on the same edge as the data. Deselecting a Byte Write Select
ignores the corresponding byte of data and it is not written into the device .
Address Inputs. Sampled on the rising edge of the K clock during active read and write operations. These
address inputs are multiplexed for both read and write operations. Internally, the device is organized as
8M x 8 (4 arrays each of 2M x 8) for CY7C1511AV18, 8M x 9 (4 arrays each of 2M x 9) for CY7C1526AV18,
4M x 18 (4 arrays each of 1M x 18) for CY7C1513AV18 and 2M x 36 (4 arrays each of 512K x 36) for
CY7C1515AV18. Therefore, only 21 address inputs are needed to access the entire memory array of
CY7C1511AV18 and CY7C1526AV18, 20 address inputs for CY7C1513AV18 and 19 address inputs for
CY7C1515AV18. These inputs are ignored when the appropriate port is deselected.
Data Output Signals. These pins drive out the requested data when the read operation is active. Valid
data is driven out on the rising edge of the C and C clocks during read operations, or K and K when in
single clock mode. On deselecting the read port, Q
CY7C1511AV18 − Q
CY7C1526AV18 − Q
CY7C1513AV18 − Q
CY7C1515AV18 − Q
Read Port Select − Active LOW. Sampled on the rising edge of positive input clock (K). When active, a
read operation is initiated. Deasserting deselects the read port. When deselected, the pending access is
allowed to complete and the output drivers are automatically tri-stated following the next rising edge of
the C clock. Each read access consists of a burst of four sequential transfers.
Positive Input Clock for Output data. C is used in conjunction with C to clock out the read data from
the device. C and C can be used together to deskew the flight times of various devices on the board back
to the controller. See
Negative Input Clock for Output data. C is used in conjunction with C to clock out the read data from
the device. C and C can be used together to deskew the flight times of various devices on the board back
to the controller. See
PositiveInput Clock Input. The rising edge of K is used to capture synchronous inputs to the device and
to drive out data through Q
Negative Input Clock Input. K is used to capture synchronous inputs being presented to the device and
to drive out data through Q
CQ Referenced with Respect to C. This is a free running clock and is synchronized to the input clock
for output data (C) of the QDR-II. In the single clock mode, CQ is generated with respect to K. The timings
for the echo clocks are shown in the
2
controls D
[26:18]
[7:0]
[8:0]
[17:0]
[35:0]
[7:0]
[8:0]
[17:0]
[35:0]
Application Example
Application Example
and BWS
0
0
0
controls D
controls D
controls D
[x:0]
[x:0]
when in single clock mode. All accesses are initiated on the rising edge of K.
when in single clock mode.
3
controls D
[8:0]
[8:0]
[8:0]
Switching Characteristics
, BWS
and BWS
on page 10 for further details.
on page 10 for further details.
Pin Description
[35:27].
1
controls D
0
CY7C1513AV18, CY7C1515AV18
CY7C1511AV18, CY7C1526AV18
controls D
1
[x:0]
controls D
are automatically tri-stated.
[17:9]
[3:0]
[17:9].
,
on page 24.
and NWS
1
controls D
[7:4]
.
Page 6 of 31
[x:0]
.
[+] Feedback
[+] Feedback

Related parts for CY7C1515AV18-200BZC