ATXMEGA256A3-MU Atmel, ATXMEGA256A3-MU Datasheet - Page 59

no-image

ATXMEGA256A3-MU

Manufacturer Part Number
ATXMEGA256A3-MU
Description
8-bit Microcontrollers - MCU 8/16 bit 1.6V-3.6V 256KB + 8KB
Manufacturer
Atmel
Datasheet

Specifications of ATXMEGA256A3-MU

Product Category
8-bit Microcontrollers - MCU
Rohs
yes
Core
AVR
Data Bus Width
8 bit/16 bit
Maximum Clock Frequency
32 MHz
Program Memory Size
256 KB
Data Ram Size
16 KB
On-chip Adc
Yes
Package / Case
QFN EP
Mounting Style
SMD/SMT
A/d Bit Size
12 bit
A/d Channels Available
8
Data Rom Size
4 KB
Interface Type
I2C, SPI, USART
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Number Of Programmable I/os
50
Number Of Timers
7
Processor Series
ATXMega
Program Memory Type
Flash
Factory Pack Quantity
260
Supply Voltage - Max
3.6 V
Supply Voltage - Min
1.6 V
8068T–AVR–12/10
Mnemonics
LD
LDD
LD
LD
LD
LDD
STS
ST
ST
ST
ST
ST
ST
STD
ST
ST
ST
STD
LPM
LPM
LPM
ELPM
ELPM
ELPM
SPM
SPM
IN
OUT
PUSH
POP
LSL
LSR
Operands
Rd, -Y
Rd, Y+q
Rd, Z
Rd, Z+
Rd, -Z
Rd, Z+q
k, Rr
X, Rr
X+, Rr
-X, Rr
Y, Rr
Y+, Rr
-Y, Rr
Y+q, Rr
Z, Rr
Z+, Rr
-Z, Rr
Z+q,Rr
Rd, Z
Rd, Z+
Rd, Z
Rd, Z+
Z+
Rd, A
A, Rr
Rr
Rd
Rd
Rd
Description
Load Indirect and Pre-Decrement
Load Indirect with Displacement
Load Indirect
Load Indirect and Post-Increment
Load Indirect and Pre-Decrement
Load Indirect with Displacement
Store Direct to Data Space
Store Indirect
Store Indirect and Post-Increment
Store Indirect and Pre-Decrement
Store Indirect
Store Indirect and Post-Increment
Store Indirect and Pre-Decrement
Store Indirect with Displacement
Store Indirect
Store Indirect and Post-Increment
Store Indirect and Pre-Decrement
Store Indirect with Displacement
Load Program Memory
Load Program Memory
Load Program Memory and Post-Increment
Extended Load Program Memory
Extended Load Program Memory
Extended Load Program Memory and Post-
Increment
Store Program Memory
Store Program Memory and Post-Increment
by 2
In From I/O Location
Out To I/O Location
Push Register on Stack
Pop Register from Stack
Logical Shift Left
Logical Shift Right
Bit and Bit-test Instructions
(RAMPZ:Z)
(RAMPZ:Z)
Rd(n+1)
STACK
(Y + q)
(Z + q)
I/O(A)
Rd(0)
Rd(n)
Rd(7)
Operation
(X)
(X)
(X)
(Y)
(Y)
(Y)
Rd
Rd
Rd
Rd
Rd
Rd
(Z)
(Z)
R0
Rd
Rd
R0
Rd
Rd
Rd
Rd
(k)
C
C
Y
Z
Z
X
X
Y
Y
Z
Z
Z
Z
Z
Y - 1
(Y)
(Y + q)
(Z)
(Z),
Z+1
Z - 1,
(Z)
(Z + q)
Rd
Rr
Rr,
X + 1
X - 1,
Rr
Rr
Rr,
Y + 1
Y - 1,
Rr
Rr
Rr
Rr
Z + 1
Z - 1
Rr
(Z)
(Z)
(Z),
Z + 1
(RAMPZ:Z)
(RAMPZ:Z)
(RAMPZ:Z),
Z + 1
R1:R0
R1:R0,
Z + 2
I/O(A)
Rr
Rr
STACK
Rd(n),
0,
Rd(7)
Rd(n+1),
0,
Rd(0)
XMEGA A3
Flags
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
None
Z,C,N,V,H
Z,C,N,V
#Clocks
2
2
1
1
2
2
2
1
1
2
1
1
2
2
1
1
2
2
1
2
(1)(2)
(1)(2)
(1)(2)
(1)(2)
(1)(2)
(1)(2)
3
3
3
3
3
3
1
1
1
1
(1)
(1)
(1)
(1)
(1)
(1)
(1)
(1)
(1)
(1)
(1)
(1)
-
-
(1)
(1)
59

Related parts for ATXMEGA256A3-MU