RC28F128M29EWLA NUMONYX, RC28F128M29EWLA Datasheet - Page 59

no-image

RC28F128M29EWLA

Manufacturer Part Number
RC28F128M29EWLA
Description
IC FLASH 128MBIT 25NS 64BGA
Manufacturer
NUMONYX
Series
Axcell™r
Datasheet

Specifications of RC28F128M29EWLA

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
128M (16Mx8, 8Mx16)
Speed
60ns
Interface
Parallel
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
64-BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
RC28F128M29EWLA
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Numonyx
7.2
7.2.1
7.2.2
7.2.3
®
Axcell™ M29EW
Status Register
The M29EW device has one Status Register. The various bits convey information and errors
on the current and previous program/erase operation. Bus Read operations from any
address within the memory, always read the Status Register during Program and Erase
operations. It is also read during Erase Suspend when an address within a block being
erased is accessed.
The bits in the Status Register are summarized in
Data Polling bit (DQ7)
The Data Polling bit can be used to identify whether the Program/Erase controller has
successfully completed its operation or if it has responded to an Erase Suspend. The Data
Polling bit is output on DQ7 when the Status Register is read.
During Program operations the Data Polling bit outputs the complement of the bit being
programmed to DQ7. After successful completion of the Program operation the memory
returns to Read mode and Bus Read operations, from the address just programmed, output
DQ7, not its complement.
During Erase operations the Data Polling bit outputs ‘0’, the complement of the erased state
of DQ7. After successful completion of the Erase operation the memory returns to Read
mode.
In Erase Suspend mode the Data Polling bit will output a ‘1’ during a Bus Read operation
within a block being erased. The Data Polling bit will change from ‘0’ to ‘1’ when the
Program/Erase controller has suspended the Erase operation.
Figure 14: Data polling flow
Valid Address is the address being programmed or an address within the block being
erased.
Toggle bit (DQ6)
The Toggle bit can be used to identify whether the Program/Erase controller has
successfully completed its operation or if it has responded to an Erase Suspend. The Toggle
bit is output on DQ6 when the Status Register is read.
During a Program/Erase operation the Toggle bit changes from ‘0’ to ‘1’ to ‘0’, etc., with
successive Bus Read operations at any address. After successful completion of the
operation the memory returns to Read mode.
During Erase Suspend mode the Toggle bit will output when addressing a cell within a block
being erased. The Toggle bit will stop toggling when the Program/Erase controller has
suspended the Erase operation.
Figure 15: Toggle flow
Error bit (DQ5)
The Error bit can be used to identify errors detected by the Program/Erase controller. The
Error bit is set to ‘1’ when a Program, Block Erase or Chip Erase operation fails to write the
correct data to the memory. If the Error bit is set a Read/Reset command must be issued
chart, gives an example of how to use the Data Toggle bit.
chart, gives an example of how to use the Data Polling bit. A
208031-04
Table 17: Status Register
bits.
Registers
59

Related parts for RC28F128M29EWLA