MT41J512M8THU-187E:A Micron Technology Inc, MT41J512M8THU-187E:A Datasheet - Page 141

no-image

MT41J512M8THU-187E:A

Manufacturer Part Number
MT41J512M8THU-187E:A
Description
IC DDR3 SDRAM 4GBIT 82FBGA
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT41J512M8THU-187E:A

Format - Memory
RAM
Memory Type
DDR3 SDRAM
Memory Size
4G (512M x 8)
Speed
533MHz
Interface
Parallel
Voltage - Supply
1.425 V ~ 1.575 V
Operating Temperature
0°C ~ 95°C
Package / Case
82-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT41J512M8THU-187E:A
Manufacturer:
MICRON
Quantity:
3 865
Part Number:
MT41J512M8THU-187E:A
Manufacturer:
Micron Technology Inc
Quantity:
10 000
WRITE
PDF: 09005aef826aaadc/Source: 09005aef82a357c3
DDR3_D4.fm - Rev G 2/09 EN
WRITE bursts are initiated with a WRITE command. The starting column and bank
addresses are provided with the WRITE command, and auto precharge is either enabled
or disabled for that access. If auto precharge is selected, the row being accessed will be
precharged at the end of the WRITE burst. If auto precharge is not selected, the row will
remain open for subsequent accesses. After a WRITE command has been issued, the
WRITE burst may not be interrupted. For the generic WRITE commands used in
Figure 83 on page 143 through Figure 91 on page 148, auto precharge is disabled.
During WRITE bursts, the first valid data-in element is registered on a rising edge of DQS
following the WRITE latency (WL) clocks later and subsequent data elements will be
registered on successive edges of DQS. WRITE latency (WL) is defined as the sum of
POSTED CAS ADDITIVE latency (AL) and CAS WRITE latency (CWL): WL = AL + CWL.
The values of AL and CWL are programmed in the MR0 and MR2 registers, respectively.
Prior to the first valid DQS edge, a full cycle is needed (including a dummy crossover of
DQS, DQS#) and specified as the WRITE preamble shown in Figure 83 on page 143. The
half cycle on DQS following the last data-in element is known as the WRITE postamble.
The time between the WRITE command and the first valid edge of DQS is WL clocks
±
where
t
Data may be masked from completing a WRITE using data mask. The mask occurs on
the DM ball aligned to the write data. If DM is LOW, the write completes normally. If DM
is HIGH, that bit of data is masked.
Upon completion of a burst, assuming no other commands have been initiated, the DQ
will remain High-Z, and any additional input data will be ignored.
Data for any WRITE burst may be concatenated with a subsequent WRITE command to
provide a continuous flow of input data. The new WRITE command can be
following the previous WRITE command. The first data element from the new burst is
applied after the last element of a completed burst. Figures 84 and 85 on page 144 show
concatenated bursts. An example of nonconsecutive WRITEs is shown in Figure 86 on
page 145.
Data for any WRITE burst may be followed by a subsequent READ command after
has been met (see Figures 87 and 88 on page 146 and Figure 89 on page 147).
Data for any WRITE burst may be followed by a subsequent PRECHARGE command
providing
page 148.
Both
(fixed BC4, BL8 vs. OTF).
DQSS (MAX) cases.
t
DQSS. Figure 84 on page 144 through Figure 91 on page 148 show the nominal case
t
WTR and
t
DQSS = 0ns; however, Figure 83 on page 143 includes
t
WR has been met, as shown in Figure 90 on page 148 and Figure 91 on
t
WR starting time may vary depending on the mode register settings
141
Micron Technology, Inc., reserves the right to change products or specifications without notice.
2Gb: x4, x8, x16 DDR3 SDRAM
t
DQSS (MIN) and
©2006 Micron Technology, Inc. All rights reserved.
Operations
t
CCD clocks
t
WTR

Related parts for MT41J512M8THU-187E:A