M45PE80-VMN6TP NUMONYX, M45PE80-VMN6TP Datasheet - Page 8

no-image

M45PE80-VMN6TP

Manufacturer Part Number
M45PE80-VMN6TP
Description
IC FLASH 8MBIT 50MHZ 8SOIC
Manufacturer
NUMONYX
Series
Forté™r
Datasheet

Specifications of M45PE80-VMN6TP

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
8M (1M x 8)
Speed
50MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.7 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Package
8SOIC N
Cell Type
NOR
Density
8 Mb
Architecture
Sectored
Block Organization
Symmetrical
Typical Operating Supply Voltage
3.3 V
Sector Size
64KByte x 16
Timing Type
Synchronous
Interface Type
Serial-SPI
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
M45PE80-VMN6TPCT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M45PE80-VMN6TP
Manufacturer:
ST
0
Part Number:
M45PE80-VMN6TP
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
M45PE80-VMN6TP
Quantity:
50
2
2.1
2.2
2.3
2.4
2.5
2.6
8/48
Signal description
Serial Data Output (Q)
This output signal is used to transfer data serially out of the device. Data is shifted out on the
falling edge of Serial Clock (C).
Serial Data Input (D)
This input signal is used to transfer data serially into the device. It receives instructions,
addresses, and the data to be programmed. Values are latched on the rising edge of Serial
Clock (C).
Serial Clock (C)
This input signal provides the timing of the serial interface. Instructions, addresses, or data
present at Serial Data Input (D) are latched on the rising edge of Serial Clock (C). Data on
Serial Data Output (Q) changes after the falling edge of Serial Clock (C).
Chip Select (S)
When this input signal is High, the device is deselected and Serial Data Output (Q) is at high
impedance. Unless an internal Read, Program, Erase or Write cycle is in progress, the
device will be in the Standby mode (this is not the Deep Power-down mode). Driving Chip
Select (S) Low enables the device, placing it in the active power mode.
After Power-up, a falling edge on Chip Select (S) is required prior to the start of any
instruction.
Reset (Reset)
The Reset (Reset) input provides a hardware reset for the memory.
When Reset (Reset) is driven High, the memory is in the normal operating mode.
When Reset (Reset) is driven Low, the device enters the Reset mode. In this mode, the
output Q is high impedance:
If an internal operation (Write, Erase or Program cycle) is in progress when Reset (Reset) is
driven Low, the device enters the Reset mode and any on-going Write, Program or Erase
cycle is aborted. The addressed data may be lost.
Write Protect (W)
This input signal puts the device in the Hardware Protected mode, when Write Protect (W) is
connected to V
them from write, program and erase operations. When Write Protect (W) is connected to
V
CC
, the first 256 pages of memory behave like the other pages of memory.
SS
, causing the first 256 pages of memory to become read-only by protecting

Related parts for M45PE80-VMN6TP