IDT89HPES24N3AZCBXG IDT, Integrated Device Technology Inc, IDT89HPES24N3AZCBXG Datasheet - Page 5

no-image

IDT89HPES24N3AZCBXG

Manufacturer Part Number
IDT89HPES24N3AZCBXG
Description
IC PCI SW 24LANE 3PORT 420-SBGA
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of IDT89HPES24N3AZCBXG

Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
89HPES24N3AZCBXG

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT89HPES24N3AZCBXG
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
IDT 89HPES24N3A Data Sheet
MSMBSMODE
Signal
Signal
CCLKDS
CCLKUS
GPIO[0]
GPIO[1]
GPIO[2]
GPIO[3]
GPIO[4]
GPIO[5]
GPIO[6]
GPIO[7]
Type
Type
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I
I
I
General Purpose I/O.
This pin can be configured as a general purpose I/O pin.
Alternate function pin name: P2RSTN
Alternate function pin type: Output
Alternate function: Reset output for downstream port 2
General Purpose I/O.
This pin can be configured as a general purpose I/O pin.
Alternate function pin name: P4RSTN
Alternate function pin type: Output
Alternate function: Reset output for downstream port 4
General Purpose I/O.
This pin can be configured as a general purpose I/O pin.
Alternate function pin name: IOEXPINTN0
Alternate function pin type: Input
Alternate function: I/O Expander interrupt 0 input
General Purpose I/O.
This pin can be configured as a general purpose I/O pin.
General Purpose I/O.
This pin can be configured as a general purpose I/O pin.
Alternate function pin name: IOEXPINTN2
Alternate function pin type: Input
Alternate function: I/O Expander interrupt 2 input
General Purpose I/O.
This pin can be configured as a general purpose I/O pin.
General Purpose I/O.
This pin can be configured as a general purpose I/O pin.
General Purpose I/O.
This pin can be configured as a general purpose I/O pin.
Alternate function pin name: GPEN
Alternate function pin type: Output
Alternate function: General Purpose Event (GPE) output
Common Clock Downstream. When the CCLKDS pin is asserted, it indi-
cates that a common clock is being used between the downstream device
and the downstream port.
Common Clock Upstream. When the CCLKUS pin is asserted, it indi-
cates that a common clock is being used between the upstream device and
the upstream port.
Master SMBus Slow Mode. The assertion of this pin indicates that the
master SMBus should operate at 100 KHz instead of 400 KHz. This value
may not be overridden.
Table 4 General Purpose I/O Pins
Table 5 System Pins (Part 1 of 2)
5 of 31
Name/Description
Name/Description
April 23, 2008

Related parts for IDT89HPES24N3AZCBXG