EVAL-ADUC7128QSPZ Analog Devices Inc, EVAL-ADUC7128QSPZ Datasheet - Page 59

KIT DEV FOR ADUC7128

EVAL-ADUC7128QSPZ

Manufacturer Part Number
EVAL-ADUC7128QSPZ
Description
KIT DEV FOR ADUC7128
Manufacturer
Analog Devices Inc
Series
QuickStart™ PLUS Kitr
Type
MCUr
Datasheet

Specifications of EVAL-ADUC7128QSPZ

Contents
Evaluation Board, Power Supply, Cable, Software, Emulator and Documentation
Silicon Manufacturer
Analog Devices
Core Architecture
ARM
Core Sub-architecture
ARM7TDMI
Silicon Core Number
ADuC7128
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With/related Products
ADuC7128
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Table 80. COMxCON0 MMR Bit Designations
Bit
7
6
5
4
3
2
1:0
Table 81. COMxSTA0 MMR Bit Designations
Bit
7
6
5
4
3
2
1
0
Value
00
01
10
11
Name
RSVD
TEMT
THRE
BI
FE
PE
OE
DR
Name
DLAB
BRK
SP
EPS
PEN
STOP
WLS
Description
Divisor Latch Access.
Set Break.
Stick Parity.
Even Parity Select Bit.
Parity Enable Bit.
Stop Bit.
Word Length Select.
5 bits.
6 bits.
7 bits.
8 bits.
Description
Reserved.
COMxTX Empty Status Bit.
COMxTX and COMxRX Empty.
Break Error.
Framing Error.
Parity Error.
Overrun Error.
Data Ready.
Set by user to enable access to COMxDIV0 and COMxDIV1 registers.
Cleared by user to disable access to COMxDIV0 and COMxDIV1 and enable access to COMxRX and COMxTX.
Set by user to force SOUT to 0.
Cleared to operate in normal mode.
Set by user to force parity to defined values.
Set for even parity.
Cleared for odd parity.
Set by user to transmit and check the parity bit.
Cleared by user for no parity transmission or checking.
Set by user to transmit 1.5 stop bits if the word length is 5 bits or 2 stop bits if the word length is 6 bits, 7 bits, or
8 bits. The receiver checks the first stop bit only, regardless of the number of stop bits selected.
Cleared by user to generate 1 stop bit in the transmitted data.
Set automatically if COMxTX is empty.
Cleared automatically when writing to COMxTX.
Set automatically if COMxTX and COMxRX are empty.
Cleared automatically when one of the registers receives data.
Set when SIN is held low for more than the maximum word length.
Cleared automatically.
Set when stop bit invalid.
Cleared automatically.
Set when a parity error occurs.
Cleared automatically.
Set automatically if data is overwritten before it is read.
Cleared automatically.
Set automatically when COMxRX is full.
Cleared by reading COMxRX.
1 if EPS = 1 and PEN = 1
0 if EPS = 0 and PEN = 1
Rev. 0 | Page 59 of 92
ADuC7128/ADuC7129

Related parts for EVAL-ADUC7128QSPZ