EVAL-AD7654CB Analog Devices Inc, EVAL-AD7654CB Datasheet - Page 19

BOARD EVAL FOR AD7654

EVAL-AD7654CB

Manufacturer Part Number
EVAL-AD7654CB
Description
BOARD EVAL FOR AD7654
Manufacturer
Analog Devices Inc
Series
PulSAR®r
Datasheets

Specifications of EVAL-AD7654CB

Number Of Adc's
2
Number Of Bits
16
Sampling Rate (per Second)
500k
Data Interface
Serial, Parallel
Inputs Per Adc
2 Differential
Input Range
0 ~ 5 V
Power (typ) @ Conditions
120mW @ 500kSPS
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
AD7654
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Slave Parallel Interface
In slave parallel reading mode, the data can be read either after
each conversion, which is during the next acquisition phase or
during the other channel’s conversion, or during the following
conversion, as shown in Figure 25 and Figure 26, respectively.
When the data is read during the conversion, however, it is
recommended that it is read only during the first half of the
conversion phase. This avoids any potential feedthrough
between voltage transients on the digital interface and the most
critical analog conversion circuitry.
CNVST
CNVST, RD
DATA BUS
CS = RD = 0
BUSY
DATA
EOC
BUS
DATA BUS
Figure 26. Slave Parallel Data Timing for a Read During Conversion
CS
Figure 25. Slave Parallel Data Timing for a Read After Conversion
BUSY
EOC
BUSY
t
= 0
t
Figure 24. Master Parallel Data Timing for Continuous Read
10
3
PREVIOUS CHANNEL A
RD
CS
t
OR B
18
t
t
10
3
t
t
1
18
CONVERSION
PREVIOUS
t
1
CONVERSION
CURRENT
t
t
19
11
PREVIOUS CHANNEL B
t
16
t
19
OR NEW A
t
4
t
4
t
12
t
17
t
13
NEW A
OR B
Rev. B | Page 19 of 28
8-Bit Interface (Master or Slave)
The BYTESWAP pin allows a glueless interface to an 8-bit bus.
As shown in Figure 27, the LSB byte is output on D[7:0] and the
MSB is output on D[15:8] when BYTESWAP is low. When
BYTESWAP is high, the LSB and MSB bytes are swapped, the
LSB is output on D[15:8], and the MSB is output on D[7:0]. By
connecting BYTESWAP to an address line, the 16-bit data can
be read in two bytes on either D[15:8] or D[7:0].
Channel A/ B Output
The A/ B input controls which channel’s conversion results
(INAx or INBx) are output on the data bus. The functionality
of A/ B is detailed in Figure 28. When high, the data from
Channel A is available on the data bus. When low, the data from
Channel B is available on the bus. Note that Channel A can be
read immediately after conversion is done ( EOC ), while
Channel B is still in its converting phase. However, in any of the
serial reading modes, Channel A data is updated only after
Channel B is converted.
PINS D[15:8]
BYTESWAP
PINS D[7:0]
DATA BUS
A/B
CS
RD
CS
RD
HI-Z
HI-Z
HI-Z
Figure 27. 8-Bit Parallel Interface
Figure 28. A/ B Channel Reading
t
18
CHANNEL A
t
18
HIGH BYTE
LOW BYTE
t
20
CHANNEL B
t
18
HIGH BYTE
LOW BYTE
AD7654
HI-Z
HI-Z
HI-Z
t
19

Related parts for EVAL-AD7654CB