Z16F2810FI20SG Zilog, Z16F2810FI20SG Datasheet - Page 204

IC ZNEO MCU FLASH 128K 80QFP

Z16F2810FI20SG

Manufacturer Part Number
Z16F2810FI20SG
Description
IC ZNEO MCU FLASH 128K 80QFP
Manufacturer
Zilog
Series
Encore!® ZNEOr
Datasheet

Specifications of Z16F2810FI20SG

Core Processor
ZNEO
Core Size
16-Bit
Speed
20MHz
Connectivity
I²C, IrDA, LIN, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, DMA, POR, PWM, WDT
Number Of I /o
60
Program Memory Size
128KB (128K x 8)
Program Memory Type
FLASH
Ram Size
4K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 3.6 V
Data Converters
A/D 12x10b
Oscillator Type
Internal
Operating Temperature
0°C ~ 70°C
Package / Case
80-BQFP
Processor Series
Z16F2x
Core
Zneo
Data Bus Width
16 bit
Data Ram Size
4 B
Interface Type
ESPI, I2C, UART
Maximum Clock Frequency
20 MHz
Number Of Programmable I/os
60
Number Of Timers
4
Operating Supply Voltage
2.7 V to 3.6 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Development Tools By Supplier
Z16F2800100ZCOG
Minimum Operating Temperature
0 C
On-chip Adc
10 bit, 12 Channel
For Use With
770-1003 - ISP 4PORT FOR ZILOG ZNEO MCU269-4537 - DEV KIT FOR Z16F ZNEO
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
 Details
Other names
269-4567

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z16F2810FI20SG
Manufacturer:
Zilog
Quantity:
211
Part Number:
Z16F2810FI20SG
Manufacturer:
Zilog
Quantity:
10 000
PS022008-0810
Error Detection
From Master
From Master
From Master
Error events detected by the ESPI block are described in this section. Error events
generate an ESPI interrupt and set a bit in the ESPI status register. The error bits of the
ESPI Status register are read/write 1 to clear.
Transmit Underrun
A transmit underrun error occurs for a master with SSMD = 10 or 11 when a character
transfer completes and TDRE = 1. In these modes when a transmit underrun occurs the
transfer is aborted (SCK will halt and SSV will be deasserted). For a master in SPI mode
(
register to be written.
In SLAVE mode, a transmit underrun error occurs if TDRE = 1 at the start of a transfer.
When a transmit underrun occurs in SLAVE mode, ESPI transmits a character of all 1s.
A transmit underrun sets the TUND bit in the ESPI status register to 1. Writing 1 to TUND
clears this error flag.
Mode Fault (Multi-Master Collision)
A mode fault indicates when more than one master is trying to communicate at the same
time (a multi-master collision) in SPI mode. The mode fault is detected when the enabled
master’s SS input pin is asserted. For this to happen the control and mode registers must
be configured with MMEN = 1, SSIO = 0 (SS is an input) and SS input = 0. A mode fault
sets the COL bit in the ESPI status register to 1. Writing a 1 to COL clears this error flag.
SSMD = 00
To Master
) a transmit underrun is not signaled since SCK will pause and wait for the data
Figure 41. ESPI Configured as an SPI Slave
SS
MISO
MOSI
SCK
P R E L I M I N A R Y
Bit 7
8-bit Shift Register
SPI Slave
Bit 0
Enhanced Serial Peripheral Interface
Product Specification
ZNEO
Z16F Series
188

Related parts for Z16F2810FI20SG